212
MC96F6432A
ABOV Semiconductor Co., Ltd.
USInSDHR (USInSDA Hold Time Register: For I2C mode): E4H/F4H, n = 0, 1
7
6
5
4
3
2
1
0
USInSDHR7
USInSDHR6
USInSDHR5
USInSDHR4
USInSDHR3
USInSDHR2
USInSDHR1
USInSDHR0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: 01H
USInSDHR[7:0]
The register is used to control SDAn output timing from the falling edge of SCI in I2C
mode.
NOTE)
1.
That SDAn is changed after t
SCLK
X (U2), in master SDAn
change in the middle of SCLn.
2.
In slave mode, configure this register regarding the frequency of
SCLn from master.
3.
The SDAn is changed after t
SCLK
X (U2) in master mode.
So, to insure operation in slave mode, the value
4.
t
SCLK
X (U2) must be smaller than the period of SCL.
USInSCHR (USInSCL High Period Register: For I2C mode): E7H/F7H, n = 0, 1
7
6
5
4
3
2
1
0
USInSCHR7
USInSCHR6
USInSCHR5
USInSCHR4
USInSCHR3
USInSCHR2
USInSCHR1
USInSCHR0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value: 3FH
USInSCHR[7:0]
This register defines the high period of SCLn when it operates in I2C master mode.
The base clock is SCLK, the system clock and the period is calculated by the
formula: t
SCLK
X (4 X US2) where
t
SCLK
is the period of SCLK.
So, the operating frequency of I2C master mode is calculated by the following equation.
f
I2C
=
t
SCLK
X (4 X (US USInSCHR) + 4)
1
Summary of Contents for MC96F6432A
Page 16: ...16 MC96F6432A ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 48 Pin QFN Package ...
Page 17: ...17 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 2 44 Pin MQFP Package ...
Page 18: ...18 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 3 32 Pin LQFP Package ...
Page 19: ...19 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 4 32 Pin SOP Package ...
Page 20: ...20 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 5 28 Pin SOP Package ...