188
MC96F6432A
ABOV Semiconductor Co., Ltd.
11.12.5 USIn External Clock (SCKn)
External clocking is used in the synchronous mode of operation.
External clock input from the SCKn pin is sampled by a synchronization logic to remove meta-stability. The output from
the synchronization logic must be passed through an edge detector before it is used by the transmitter and receiver.
This process introduces two CPU clock period delay. The maximum frequency of the external SCKn pin is limited up-
to 1MHz.
11.12.6 USIn Synchronous mode operation
When synchronous or SPI mode is used, the SCKn pin will be used as either clock input (slave) or clock output
(master).Data sampling and transmitter is issued on the different edge of SCKn clock each other. For example, if data
input on RXDn (MISOn in SPI mode) pin is sampled on the rising edge of SCKn clock, data output on TXDn (MOSIn in
SPI mode) pin is altered on the falling edge.
The CPOLn bit in USInCR1 register selects which SCKn clock edge is used for data sampling and which is used for
data change. As shown in the figure below, when CPOLn is zero, the data will be changed at SCKn rising edge and
sampled at SCKn falling edge.
Figure 11.59
Synchronous Mode SCKn Timing (USIn)
SCKn
TXDn/RXDn
CPOLn = 1
TXDn/RXDn
SCKn
CPOLn = 0
Sample
Sample
Summary of Contents for MC96F6432A
Page 16: ...16 MC96F6432A ABOV Semiconductor Co Ltd 4 Package Diagram Figure 4 1 48 Pin QFN Package ...
Page 17: ...17 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 2 44 Pin MQFP Package ...
Page 18: ...18 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 3 32 Pin LQFP Package ...
Page 19: ...19 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 4 32 Pin SOP Package ...
Page 20: ...20 MC96F6432A ABOV Semiconductor Co Ltd Figure 4 5 28 Pin SOP Package ...