CAN FD v2.0
21
PG223 December 5, 2018
Chapter 2:
Product Specification
Status Register (Address 0x0018)
Table 2-11:
Status Register
Bits
Name
Access
Default
Value
Description
31:21
Reserved
–
0
Reserved.
22:16
TDCV[6:0]
R
0
Transmitter Delay Compensation Value.
This field gives the position of secondary sample point
(defined as sum of TDCOFF and measured delay for FDF to
res bit falling edge from TX to RX in CAN FD frame) in CAN
clocks. This field is for status purposes.
15:13
Reserved
–
0
Reserved.
12
SNOOP
R
0
Snoop Mode.
• 1 = Indicates controller is in Snoop mode provided
Normal mode bit is also set in this register.
11
Reserved
–
0
Reserved.
10
BSFR_CONFIG
R
0
Bus-Off Recovery Mode Indicator.
• 1 = Indicates the core is in Bus-Off Recovery mode (Bus
Integration State).
When this bit is set, the BBSY and NORMAL status bits in
this register do not mean anything.
9
PEE_CONFIG
R
0
PEE Mode Indicator.
• 1 = Indicates the core is in PEE mode (Bus Integration
State).
When this bit is set, the BBSY and NORMAL status bits in
this register do not mean anything.
8:7
ESTAT[1:0]
R
0
Error Status.
Indicates the error status of the core.
• 00 = Indicates Configuration mode (CONFIG = 1). Error
state is undefined.
• 01 = Indicates error active state.
• 11 = Indicates error passive state.
• 10 = Indicates Bus-Off state.
6
ERRWRN
R
0
Error Warning.
Indicates that either the Transmit Error counter or the
Receive Error counter has exceeded a value of 96.
• 1 = one or more error counters have a value of 96.
• 0 = neither of the error counters has a value of 96.
5
BBSY
R
0
Indicates the CAN bus status.
• 1 = Indicates that the core is either receiving a message
or transmitting a message.
• 0 = Indicates that the core is either in Configuration
mode or the bus is idle.