CAN FD v2.0
26
PG223 December 5, 2018
Chapter 2:
Product Specification
16
ERXBOFLW/
ERXFWMFLL_1
R/W
0
RX Buffer Overflow interrupt Enable (Mailbox mode).
• 1 = Enables interrupt generation if RXBOFLW bit in the ISR is set.
• 0 = Disables interrupt generation if RXBOFLW bit in the ISR is set.
RX FIFO-1 Watermark Full Interrupt Enable (Sequential/FIFO Mode).
• 1 = Enables interrupt generation if RXFWMFLL_1 bit in the ISR is set.
• 0 = Disables interrupt generation if RXFWMFLL_1 bit in the ISR is
set.
15
ERXRBF/
ERXFOFLW_1
R/W
0
RX Buffer Bull Interrupt Enable (Mailbox mode).
• 1 = Enables interrupt generation if RXRBF bit in the ISR is set.
• 0 = Disables interrupt generation if RXRBF bit in the ISR is set.
RX FIFO-1 Overflow Interrupt Enable (Sequential/FIFO Mode).
• 1 = Enables interrupt generation if RFXOFLW_1 bit in the ISR is set.
• 0 = Disables interrupt generation if RFXOFLW_1 bit in the ISR is set.
14
ETXCRS
R/W
0
TX Cancellation Request Served Interrupt Enable.
• 1 = Enables interrupt generation if TXCRS bit in the ISR is set.
• 0 = Disables interrupt generation if TXCRS bit in the ISR is set.
13
ETXRRS
R/W
0
TX Buffer Ready Request Served Interrupt Enable.
• 1 = Enables interrupt generation if TXRRS bit in the ISR is set.
• 0 = Disables interrupt generation if TXRRS bit in the ISR is set.
12
ERXFWMFLL
R/W
0
RX FIFO-0 Watermark Full Interrupt Enable (Sequential/FIFO Mode).
• 1 = Enables interrupt generation if RXFWMFLL bit in the ISR is set.
• 0 = Disables interrupt generation if RXFWMFLL bit in the ISR is set.
11
EWKUP
R/W
0
Wake-Up Interrupt Enable.
• 1 = Enables interrupt generation if WKUP bit in the ISR is set.
• 0 = Disables interrupt generation if WKUP bit in the ISR is set.
10
ESLP
R/W
0
Sleep Interrupt Enable.
• 1 = Enables interrupt generation if SLP bit in the ISR is set.
• 0 = Disables interrupt generation if SLP bit in the ISR is set.
9
EBSOFF
R/W
0
Bus-Off Interrupt Enable.
• 1 = Enables interrupt generation if BSOFF bit in the ISR is set.
• 0 = Disables interrupt generation if BSOFF bit in the ISR is set.
8
EERROR
R/W
0
Error Interrupt Enable.
• 1 = Enables interrupt generation if ERROR bit in the ISR is set.
• 0 = Disables interrupt generation if ERROR bit in the ISR is set.
7
Reserved
–
0
Reserved
6
ERFXOFLW
R/W
0
RX FIFO-0 Overflow Interrupt Enable (Sequential/FIFO Mode).
• 1 = Enables interrupt generation if RFXOFLW bit in the ISR is set.
• 0 = Disables interrupt generation if RFXOFLW bit in the ISR is set.
Table 2-13:
Interrupt Enable Register
(Cont’d)
Bits
Name
Access Default
Value
Description