Preliminary W928C73
Publication Release Date: June 2000
- 3 - Revision A1
PIN DESCRIPTIONS
SYMBOL
TYPE
DESCRIPTIONS
V
SS
I
GROUND: ground potential
RST
I H
RESET: A low on this pin for two machine cycles while the oscillator is
running resets the device.
P1.5
O
Motor output, hi-drive
P1.6
O
Buzzer clock output, hi-drive
P1.7
O
LED output, hi-drive
BL_RF
I
Connect to LVS of IF chip
DI
I
POCSAG signal input
BS1
O
RF control 1
BS2
O
RF control 2
BS3
O
RF control 3
EA
I
External access enable pin. Should connect to V
DD
.
TEST1
I
No connection. Test pin. Internal pull low
TEST2
I
No connection. Test pin. Internal pull low
PSEN
O
No connection. Test pin.
P3.0
I/O
Bit addressable general I/O port 3.0
P3.1
I/O
Bit addressable general I/O port 3.1
P3.2/INT0
I/O
Bit addressable general I/O port 3.2 or INT0 defined by SFR
P3.3/INT1
I
Battery fail interrupt input. Connect to V1.5. If voltage potential of battery is
less than the 0.8V, the INT1 interrupt flag will be set.
SEG0
O
LCD segment signal out
SEG1
O
LCD segment signal out
SEG2
O
LCD segment signal out
SEG3
O
LCD segment signal out
SEG4
O
LCD segment signal out
SEG5
O
LCD segment signal out
SEG6
O
LCD segment signal out
SEG7
O
LCD segment signal out
SEG8
O
LCD segment signal out
SEG9
O
LCD segment signal out
SEG10
O
LCD segment signal out
SEG11
O
LCD segment signal out
SEG12
O
LCD segment signal out
SEG13
O
LCD segment signal out