Preliminary W928C73
Publication Release Date: June 2000
- 29 - Revision A1
Decoder related SFR
SFR NAME
NAME
I/O
DESCRIPTION
P0.1
DEC_SYNVAL
I
Decoder synchronization
P0.3
DEC_ADDT
I/INT
Decoder
P1.0
DEC_TXCLK
O
Decoder option bit setup clock
P1.1
DEC_TXDATA
O
Decoder option bit setup data
P1.2
DEC_ON
O
Decoder on/off control
P1.3
DEC_RST
O
Decoder reset control
P3.7
DEC_BLDET
I
Battery low detector (1V)
32 x 32 bits Flash ROM Operation
The W928C73 provides 32 frame
×
32 bit flash ROM cell typically used to store the POCSAG
addresses and parameters. The single voltage supply eliminates the need for an extra pump circuit
during programming and erasing. There are 3 different operation mode, read, program and erase. The
different mode is determined by the number of the clocks of the CTRL bit while the SFR MODE is set
to high. The programming timing is shown below.
Read Mode
CTRL
MODE
ADR
DATA
CLK
24 clk
Tc
b1
b4
b2
bn
b3
ADR
DATA
CLK
Low
Low
High-Z
Erase Mode
CTRL
MODE
Twe
min 50 mS
A23
A1
A24
Program Mode
CTRL
MODE
ADR
DATA
CLK
24 clk
Tc
32 bits
32 bits
min 400uS
Tpr
Tc
Tc
b1
b32
b33
b2
b34
b64
Tc
Tc
A23
A1
A24