Preliminary W928C73
Publication Release Date: June 2000
- 5 - Revision A1
BLOCK DIAGRAM
ALU
Stack
Pointer
PSW
ACC
B
T1 register
T2 register
Port
3
Port
1
Port
0
Port
2
128B MOV RAM
384B MOVX RAM
SFR
Instruction
Decoder &
Sequencer
Port
4~8
16KB
DPTR
DPTR 1
PC
Address REG
Address bus
Data bus
L_Clock
Clock Generator
System control
I
N
T
E
R
R
U
P
T
Timer 0
Timer 1
Buzzer Timer
RTC Timer
Watchdog Timer
RESET
program ROM
Power on &
power low
reset
XIN2 XOUT2
LCD
Driver
32x4
LCD_OFF
LCD_ON
P0.3
P0.7
P1.5
P1.7
P1.0
P1.2
P3.0
P3.3
P2.5
P2.7
P4.0~4.7
P5.0~5.7
P6.0~6.7
P7.0~7.7
P8.0~8.3
1K FLASH RAM