ADV
ANCEINFORMA
TION
TMS
TDI
TDO
PD
RTCK
TCK
EMU0
TRST
TDIS
GND
KEY
GND
GND
EMU1
GND
TCK
TDO
TDI
TMS
TRST
GND
1
2
3
4
5
6
7
8
9
10
11
12
14
13
3.3 V
3.3 V
100
W
2.2 k
W
4.7 k
W
4.7 k
W
3.3 V
Distance between the header and the target
should be less than 6 inches (15.24 cm).
MCU
TMS320F28377S, TMS320F28376S, TMS320F28375S, TMS320F28374S
SPRS881A – AUGUST 2014 – REVISED JUNE 2015
5.7.5
Emulation/JTAG
The JTAG port has five dedicated pins: TRST, TMS, TDI, TDO, and TCK. The TRST signal should always
be pulled down via a 2.2-k
Ω
pulldown resistor on the board. This MCU does not support the EMU0 and
EMU1 signals that are present on 14-pin and 20-pin emulation headers. These signals should always be
pulled up at the emulation header through a pair of board pullup resistors ranging from 2.2 k
Ω
to 4.7 k
Ω
(depending on the drive strength of the debugger ports). Typically, a 2.2-k
Ω
value is used.
See
to see how the 14-pin JTAG header connects to the MCU’s JTAG port signals.
shows how to connect to the 20-pin header. The 20-pin JTAG header terminals EMU2, EMU3, and EMU4
are not used and should be grounded.
The PD (Power Detect) terminal of the emulator header should be connected to the board 3.3-V supply.
Header GND terminals should be connected to board ground. TDIS (Cable Disconnect Sense) should also
be connected to board ground. The JTAG clock should be looped from the header TCK output terminal
back to the RTCK input terminal of the header (to sense clock continuity by the emulator). Header terminal
RESET is an open-drain output from the emulator header that enables board components to be reset via
emulator commands (only available through the 20-pin header).
Typically, no buffers are needed on the JTAG signals when the distance between the MCU target and the
JTAG header is smaller than 6 inches (15.24 cm), and no other devices are present on the JTAG chain.
Otherwise, each signal should be buffered. Additionally, for most emulator operations at 10 MHz, no
series resistors are needed on the JTAG signals. However, if high emulation speeds are expected
(35 MHz or so), 22-
Ω
resistors should be placed in series on each JTAG signal.
See the
for more information about JTAG emulation.
Figure 5-7. Connecting to the 14-Pin JTAG Header
68
Specifications
Copyright © 2014–2015, Texas Instruments Incorporated
Product Folder Links: