ADV
ANCEINFORMA
TION
TMS320F28377S, TMS320F28376S, TMS320F28375S, TMS320F28374S
SPRS881A – AUGUST 2014 – REVISED JUNE 2015
5.7.3.2
Clock Frequencies, Requirements, and Characteristics
This section provides the frequencies and timing requirements of the input clocks, PLL lock times,
frequencies of the internal clocks, and the frequency and switching characteristics of the output clock.
5.7.3.2.1 Input Clock Frequency and Timing Requirements, PLL Lock Times
shows the frequency requirements for the input clocks.
shows the crystal equivalent
series resistance requirements.
and
show the timing requirements for the input
clocks.
shows the PLL lock times for the Main PLL and the USB PLL.
Table 5-6. Input Clock Frequency
MIN
MAX
UNIT
f
(OSC)
Frequency, X1/X2, from external crystal or resonator
10
20
MHz
f
(OCI)
Frequency, X1, from external oscillator
(PLL enabled)
2
20
MHz
f
(OCI)
Frequency, X1, from external oscillator
(PLL disabled)
2
100
MHz
f
(XCI)
Frequency, AUXCLKIN, from external oscillator
2
60
MHz
Table 5-7. X1 Input Level Characteristics When Using an External Clock Source (Not a Crystal)
over recommended operating conditions (unless otherwise noted)
PARAMETER
MIN
MAX
UNIT
X1 V
IL
Valid low-level input voltage
–0.3
0.3 * V
DDIO
V
X1 V
IH
Valid high-level input voltage
0.7 * V
DDIO
V
DDIO
+ 0.3
V
Table 5-8. X1 Timing Requirements
MIN
MAX
UNIT
t
f(OCI)
Fall time, X1
6
ns
t
r(OCI)
Rise time, X1
6
ns
t
w(OCL)
Pulse duration, X1 low as a percentage of t
c(OCI)
45%
55%
t
w(OCH)
Pulse duration, X1 high as a percentage of t
c(OCI)
45%
55%
Table 5-9. AUXCLKIN Timing Requirements
MIN
MAX
UNIT
t
f(XCI)
Fall time, AUXCLKIN
6
ns
t
r(XCI)
Rise time, AUXCLKIN
6
ns
t
w(XCL)
Pulse duration, AUXCLKIN low as a percentage of t
c(XCI)
45%
55%
t
w(XCH)
Pulse duration, AUXCLKIN high as a percentage of t
c(XCI)
45%
55%
Table 5-10. PLL Lock Times
MIN
NOM
MAX
UNIT
t
(PLL)
Lock time, Main PLL (X1, from external oscillator)
50 µs + 2500 * t
c(OSCCLK)
(1)
µs
t
(USB)
Lock time, USB PLL (AUXCLKIN, from external oscillator)
50 µs + 2500 * t
c(OSCCLK)
(1)
µs
(1)
Cycle count includes code execution of PLL initialization routine which could vary depending on compiler optimizations and flash wait
states.
62
Specifications
Copyright © 2014–2015, Texas Instruments Incorporated
Product Folder Links: