ADV
ANCEINFORMA
TION
I1
2
1
3
5
4
7
6
9
Q1
I2
I3
I4
I5
I6
I7
I8
I9
Q2
Q3
Q4
Q5
Q6
Q7
Q8
Q9
8
CLK
START
ENABLE
DATA[n:0]
WAIT
11
10
CLK
START
ENABLE
DATA[n:0]
Data2
Data1
Data3
Data4
2
WAIT
Data5
Data6
1
Data7
Data8
Data9
3
5
4
7
6
9
8
TMS320F28377S, TMS320F28376S, TMS320F28375S, TMS320F28374S
SPRS881A – AUGUST 2014 – REVISED JUNE 2015
Figure 5-69. uPP Single Data Rate (SDR) Receive Timing
Figure 5-70. uPP Double Data Rate (DDR) Receive Timing
Copyright © 2014–2015, Texas Instruments Incorporated
Specifications
163
Product Folder Links: