![Teledyne SP Devices ADQ3 Series Скачать руководство пользователя страница 38](http://html1.mh-extra.com/html/teledyne-sp-devices/adq3-series/adq3-series_user-manual_1081093038.webp)
Classification
Revision
Public
B
Document ID
Print date
20-2507
2022-03-31
6.
Under the
Design Runs
tab, if the
synth_1
step is listed as out of date, right click and choose
Force
Up-To-Date
.
7.
Generate the bitstream by clicking on
Generate bitstream
.
8.
When the process has finished, run the Tcl command
devkit_mcs
9.
The generated files are found in
•
artifacts/latest/devkit.ltx
•
artifacts/latest/devkit.mcs
•
artifacts/latest/devkit.bit
10.
Program the firmware image (
.mcs
file) using ADQUpdater. Refer to the ADQUpdater user guide
for instructions on how to manage the firmware on the ADQ3 series digitizer [
9.1.2
Connecting to the Debug Core
The
Vivado hardware manager
is used to connect to the debug core. Connecting to the debug core
requires:
•
that the
.mcs
file with core has been programmed; and
•
that the
.ltx
file is available.
Depending on the clock signals chosen for the debug core, the firmware may have to be initialized before
the Vivado hardware manager can find the debug core. For details on initialization, refer to the user guide
for the ADQ3 series user guide [
Important
The clock used for the debug core must be running for the core to function.
1.
Connect the Xilinx platform cable to the digitizer’s JTAG port.
2.
Start Vivado and click on
Open Hardware Manager
.
3.
Click on
Open Target
and chose
Auto Connect
.
4.
In the trigger setup window, click on
Specify probe file and refresh device
.
5.
Browse to the
debug_nets.ltx
file and click on refresh.
Refer to the
Vivado Programming and Debugging User Guide
] for further instructions.
ADQ3 Series FWDAQ Development Kit
Page 37 of 38