![Teledyne SP Devices ADQ3 Series Скачать руководство пользователя страница 35](http://html1.mh-extra.com/html/teledyne-sp-devices/adq3-series/adq3-series_user-manual_1081093035.webp)
Classification
Revision
Public
B
Document ID
Print date
20-2507
2022-03-31
–
ext_sync_o
for the output value of pin 0.
–
ext_sync_direction_o
for the direction of pin 0.
•
GPIOA, containing a single pin using single-ended signaling.
–
ext_gpioa_i[0]
for the input value of pin 0.
–
ext_gpioa_o[0]
for the output value of pin 0.
–
ext_gpioa_direction_o[0]
for the direction of pin 0.
7.4.3
ADQ36-PXIe
The ports on ADQ36-PXIe that can be controlled from the second user logic area are:
•
TRIG, containing a single pin using single-ended signaling.
–
ext_trig_i
— input value of pin 0.
–
ext_trig_o
— output value of pin 0.
–
ext_trig_direction_o
— direction of pin 0.
•
SYNC, containing a single pin using single-ended signaling.
–
ext_sync_i
— input value of pin 0.
–
ext_sync_o
— output value of pin 0.
–
ext_sync_direction_o
— direction of pin 0.
•
GPIOA, containing 12 pins using single-ended signaling.
–
ext_gpioa_i[n]
— input value of pin n.
–
ext_gpioa_o[n]
— output value of pin n.
–
ext_gpioa_direction_o[n]
— direction of the pin pair
{
2
n
,
2
n
+
1
}
.
•
GPIOB, containing 7 pins using differential signaling. The pins are divided into two groups with
fixed direction, i.e. the signal
ext_gpiob_direction_o
is ignored.
–
ext_gpiob_i[n]
— input value of pin
n
,
n
∈ {
0
,
1
,
2
,
3
}
.
–
ext_gpiob_o[n]
— output value of pin
n
+
4
,
n
∈ {
0
,
1
,
2
}
.
•
PXIE, containing two pins using differential signaling. The pins have fixed direction.
–
ext_starb_i
— input value of the PXIe STARB pin.
–
ext_starc_o
— output value of the PXIe STARC pin.
ADQ3 Series FWDAQ Development Kit
Page 34 of 38