1. Overview
Rev.1.00 Jan. 10, 2008 Page 11 of 1658
REJ09B0261-0100
Item Features
Synchronized serial
I/O with FIFO
(SIOF)
•
Number of channels: One (max.)
•
Supports full-duplex operation
•
Separate 64-byte (32 bits x 16) FIFOs for transmission and reception
•
Supports the input and output of 8-/16-bit monaural and 16-bit
stereophonic audio data
•
Method of synchronization selectable as frame synchronization pulses or
left/right channel switching
•
Allows connection of linear, audio, A-law, or
μ
-Law CODEC chip
•
Select an on-chip peripheral clock or input on an external pin as base for
the sampling-rate clock
•
Maximum sampling rate: 48 kHz
•
On-chip prescaler that uses the on-chip peripheral clock
Serial protocol
interface (HSPI)
•
Number of channels: One (max.)
•
Supports full-duplex operation
•
Master/slave mode
•
Selectable bit rate generated by the on-chip baud-rate generator
Multimedia card
interface (MMCIF)
•
Number of channels: One (max.)
•
Supports a subset of version 3.1 of the multimedia card system
specification
•
Supports MMC-mode operation
•
Interfaces with MMCCLK output (transfer clock output), MMCCMD I/O
(command output/response input), and MMCDAT I/O (data I/O) pins
Audio codec
interface (HAC)
•
Number of channels: Two (max.)
•
Digital interface for audio codecs
•
Supports transfer via slots 1 to 4
•
Choice of 16- or 20-bit DMA transfer rates for transmission/reception
•
Supports various sampling rates by adjusting the allocation of data to
slots
Содержание SH7781
Страница 4: ...Rev 1 00 Jan 10 2008 Page iv of xxx REJ09B0261 0100 ...
Страница 74: ...2 Programming Model Rev 1 00 Jan 10 2008 Page 44 of 1658 REJ09B0261 0100 ...
Страница 272: ...8 Caches Rev 1 00 Jan 10 2008 Page 242 of 1658 REJ09B0261 0100 ...
Страница 376: ...10 Interrupt Controller INTC Rev 1 00 Jan 10 2008 Page 346 of 1658 REJ09B0261 0100 ...
Страница 694: ...13 PCI Controller PCIC Rev 1 00 Jan 10 2008 Page 664 of 1658 REJ09B0261 0100 ...
Страница 762: ...14 Direct Memory Access Controller DMAC Rev 1 00 Jan 10 2008 Page 732 of 1658 REJ09B0261 0100 ...
Страница 788: ...15 Clock Pulse Generator CPG Rev 1 00 Jan 10 2008 Page 758 of 1658 REJ09B0261 0100 ...
Страница 828: ...17 Power Down Mode Rev 1 00 Jan 10 2008 Page 798 of 1658 REJ09B0261 0100 ...
Страница 846: ...18 Timer Unit TMU Rev 1 00 Jan 10 2008 Page 816 of 1658 REJ09B0261 0100 ...
Страница 1292: ...24 Multimedia Card Interface MMCIF Rev 1 00 Jan 10 2008 Page 1262 of 1658 REJ09B0261 0100 ...
Страница 1326: ...25 Audio Codec Interface HAC Rev 1 00 Jan 10 2008 Page 1296 of 1658 REJ09B0261 0100 ...
Страница 1482: ...28 General Purpose I O Ports GPIO Rev 1 00 Jan 10 2008 Page 1452 of 1658 REJ09B0261 0100 ...
Страница 1538: ...30 User Debugging Interface H UDI Rev 1 00 Jan 10 2008 Page 1508 of 1658 REJ09B0261 0100 ...
Страница 1688: ...Appendix Rev 1 00 Jan 10 2008 Page 1658 of 1658 REJ09B0261 0100 ...
Страница 1691: ......
Страница 1692: ...SH7785 Hardware Manual ...