31. Register List
Rev.1.00 Jan. 10, 2008 Page 1535 of 1658
REJ09B0261-0100
Module
Name Name
Abbrev.
Power-on
Reset by
PRESET
Pin/
WDT/H-UDI
Manual Reset
by
WDT/Multiple
Exception
Sleep/
Deep Sleep by
SLEEP
Instruction
INTC
Module interrupt source register 2 INT2B2
H'xxxx
xxxx
H'xxxx xxxx
Retained
Module interrupt source register 3
INT2B3 H'xxxx
xxxx
H'xxxx xxxx
Retained
Module interrupt source register 4
INT2B4 H'xxxx
xxxx
H'xxxx xxxx
Retained
Module interrupt source register 5
INT2B5 H'xxxx
xxxx
H'xxxx xxxx
Retained
Module interrupt source register 6
INT2B6 H'xxxx
xxxx
H'xxxx xxxx
Retained
Module interrupt source register 7
INT2B7 H'xxxx
xxxx
H'xxxx xxxx
Retained
GPIO interrupt set register
INT2GPIC
H'0000 0000
H'0000 0000
Retained
LBSC
Memory Address Map Select Register
MMSELR
H'0000 0000
H'0000 0000
Retained
Bus Control Register
BCR
H'x000 0000
Retained
Retained
CS0 Bus Control Register
CS0BCR
H'7777 77F0
Retained
Retained
CS1 Bus Control Register
CS1BCR
H'7777 77F0
Retained
Retained
CS2 Bus Control Register
CS2BCR
H'7777 77F0
Retained
Retained
CS3 Bus Control Register
CS3BCR
H'7777 77F0
Retained
Retained
CS4 Bus Control Register
CS4BCR
H'7777 77F0
Retained
Retained
CS5 Bus Control Register
CS5BCR
H'7777 77F0
Retained
Retained
CS6 Bus Control Register
CS6BCR
H'7777 77F0
Retained
Retained
CS0 Wait Control Register
CS0WCR
H'7777 770F
Retained
Retained
CS1 Wait Control Register
CS1WCR
H'7777 770F
Retained
Retained
CS2 Wait Control Register
CS2WCR
H'7777 770F
Retained
Retained
CS3 Wait Control Register
CS3WCR
H'7777 770F
Retained
Retained
CS4 Wait Control Register
CS4WCR
H'7777 770F
Retained
Retained
CS5 Wait Control Register
CS5WCR
H'7777 770F
Retained
Retained
CS6 Wait Control Register
CS6WCR
H'7777 770F
Retained
Retained
CS5 PCMCIA Control Register
CS5PCR H'7700
0000
Retained Retained
CS6 PCMCIA Control Register
CS6PCR H'7700
0000
Retained Retained
DDR2IF DBSC2
status
register DBSTATE
H'0000
0x00
*
1
Retained
Retained
SDRAM operation enable register
DBEN
H'0000 0000
Retained
Retained
SDRAM command control register
DBCMDCNT
H'0000 0000
Retained
Retained
SDRAM configuration setting register DBCONF
H'009A
0001
Retained
Retained
Содержание SH7781
Страница 4: ...Rev 1 00 Jan 10 2008 Page iv of xxx REJ09B0261 0100 ...
Страница 74: ...2 Programming Model Rev 1 00 Jan 10 2008 Page 44 of 1658 REJ09B0261 0100 ...
Страница 272: ...8 Caches Rev 1 00 Jan 10 2008 Page 242 of 1658 REJ09B0261 0100 ...
Страница 376: ...10 Interrupt Controller INTC Rev 1 00 Jan 10 2008 Page 346 of 1658 REJ09B0261 0100 ...
Страница 694: ...13 PCI Controller PCIC Rev 1 00 Jan 10 2008 Page 664 of 1658 REJ09B0261 0100 ...
Страница 762: ...14 Direct Memory Access Controller DMAC Rev 1 00 Jan 10 2008 Page 732 of 1658 REJ09B0261 0100 ...
Страница 788: ...15 Clock Pulse Generator CPG Rev 1 00 Jan 10 2008 Page 758 of 1658 REJ09B0261 0100 ...
Страница 828: ...17 Power Down Mode Rev 1 00 Jan 10 2008 Page 798 of 1658 REJ09B0261 0100 ...
Страница 846: ...18 Timer Unit TMU Rev 1 00 Jan 10 2008 Page 816 of 1658 REJ09B0261 0100 ...
Страница 1292: ...24 Multimedia Card Interface MMCIF Rev 1 00 Jan 10 2008 Page 1262 of 1658 REJ09B0261 0100 ...
Страница 1326: ...25 Audio Codec Interface HAC Rev 1 00 Jan 10 2008 Page 1296 of 1658 REJ09B0261 0100 ...
Страница 1482: ...28 General Purpose I O Ports GPIO Rev 1 00 Jan 10 2008 Page 1452 of 1658 REJ09B0261 0100 ...
Страница 1538: ...30 User Debugging Interface H UDI Rev 1 00 Jan 10 2008 Page 1508 of 1658 REJ09B0261 0100 ...
Страница 1688: ...Appendix Rev 1 00 Jan 10 2008 Page 1658 of 1658 REJ09B0261 0100 ...
Страница 1691: ......
Страница 1692: ...SH7785 Hardware Manual ...