Rev. 3.00 Mar. 14, 2006 Page xiv of xxxviii
9.3.2
Timer Mode Register (TMDR)............................................................................. 270
9.3.3
Timer I/O Control Register (TIOR) ...................................................................... 272
9.3.4
Timer Interrupt Enable Register (TIER)............................................................... 290
9.3.5
Timer Status Register (TSR)................................................................................. 292
9.3.6
Timer Counter (TCNT)......................................................................................... 296
9.3.7
Timer General Register (TGR) ............................................................................. 296
9.3.8
Timer Start Register (TSTR) ................................................................................ 297
9.3.9
Timer Synchronous Register (TSYR)................................................................... 298
9.4
Operation ........................................................................................................................... 299
9.4.1
Basic Functions..................................................................................................... 299
9.4.2
Synchronous Operation......................................................................................... 305
9.4.3
Buffer Operation ................................................................................................... 307
9.4.4
Cascaded Operation .............................................................................................. 311
9.4.5
PWM Modes......................................................................................................... 313
9.4.6
Phase Counting Mode........................................................................................... 318
9.5
Interrupt Sources................................................................................................................ 326
9.6
DMAC Activation.............................................................................................................. 329
9.7
A/D Converter Activation.................................................................................................. 329
9.8
Operation Timing............................................................................................................... 330
9.8.1
Input/Output Timing ............................................................................................. 330
9.8.2
Interrupt Signal Timing ........................................................................................ 334
9.9
Usage Notes ....................................................................................................................... 337
9.9.1
Module Stop Mode Setting ................................................................................... 337
9.9.2
Input Clock Restrictions ....................................................................................... 337
9.9.3
Caution on Cycle Setting ...................................................................................... 338
9.9.4
Conflict between TCNT Write and Clear Operations........................................... 338
9.9.5
Conflict between TCNT Write and Increment Operations ................................... 339
9.9.6
Conflict between TGR Write and Compare Match............................................... 339
9.9.7
Conflict between Buffer Register Write and Compare Match .............................. 340
9.9.8
Conflict between TGR Read and Input Capture ................................................... 340
9.9.9
Conflict between TGR Write and Input Capture .................................................. 341
9.9.10
Conflict between Buffer Register Write and Input Capture.................................. 341
9.9.11
Conflict between Overflow/Underflow and Counter Clearing ............................. 342
9.9.12
Conflict between TCNT Write and Overflow/Underflow .................................... 342
9.9.13
Multiplexing of I/O Pins ....................................................................................... 343
9.9.14
Interrupts and Module Stop Mode ........................................................................ 343
Section 10 Programmable Pulse Generator (PPG) ............................................ 345
10.1
Features.............................................................................................................................. 345
10.2
Input/Output Pins ............................................................................................................... 346
electronic components distributor
Содержание H8SX series
Страница 2: ...Rev 3 00 Mar 14 2006 Page ii of xxxviii Downloaded from Elcodis com electronic components distributor...
Страница 22: ...Rev 3 00 Mar 14 2006 Page xxii of xxxviii Downloaded from Elcodis com electronic components distributor...
Страница 32: ...Rev 3 00 Mar 14 2006 Page xxxii of xxxviii Downloaded from Elcodis com electronic components distributor...
Страница 38: ...Rev 3 00 Mar 14 2006 Page xxxviii of xxxviii Downloaded from Elcodis com electronic components distributor...
Страница 845: ...Downloaded from Elcodis com electronic components distributor...
Страница 846: ...H8SX 1520 Group Hardware Manual Downloaded from Elcodis com electronic components distributor...