Rev. 3.00 Mar. 14, 2006 Page xxxv of xxxviii
Table 9.15
TIORH_0 .............................................................................................................. 274
Table 9.16
TIORL_0............................................................................................................... 275
Table 9.17
TIOR_1 ................................................................................................................. 276
Table 9.18
TIOR_2 ................................................................................................................. 277
Table 9.19
TIORH_3 .............................................................................................................. 278
Table 9.20
TIORL_3............................................................................................................... 279
Table 9.21
TIOR_4 ................................................................................................................. 280
Table 9.22
TIOR_5 ................................................................................................................. 281
Table 9.23
TIORH_0 .............................................................................................................. 282
Table 9.24
TIORL_0............................................................................................................... 283
Table 9.25
TIOR_1 ................................................................................................................. 284
Table 9.26
TIOR_2 ................................................................................................................. 285
Table 9.27
TIORH_3 .............................................................................................................. 286
Table 9.28
TIORL_3............................................................................................................... 287
Table 9.29
TIOR_4 ................................................................................................................. 288
Table 9.30
TIOR_5 ................................................................................................................. 289
Table 9.31
Register Combinations in Buffer Operation ......................................................... 307
Table 9.32
Cascaded Combinations........................................................................................ 311
Table 9.33
PWM Output Registers and Output Pins .............................................................. 314
Table 9.34
Clock Input Pins in Phase Counting Mode ........................................................... 318
Table 9.35
Up/Down-Count Conditions in Phase Counting Mode 1...................................... 320
Table 9.36
Up/Down-Count Conditions in Phase Counting Mode 2...................................... 321
Table 9.37
Up/Down-Count Conditions in Phase Counting Mode 3..................................... 322
Table 9.38
Up/Down-Count Conditions in Phase Counting Mode 4...................................... 323
Table 9.39
TPU Interrupts ...................................................................................................... 326
Section 10 Programmable Pulse Generator (PPG)
Table 10.1
Pin Configuration.................................................................................................. 346
Section 11 Watchdog Timer (WDT)
Table 11.1
WDT Interrupt Source .......................................................................................... 373
Section 12 Serial Communication Interface (SCI)
Table 12.1
Pin Configuration.................................................................................................. 379
Table 12.2
Relationships between N Setting in BRR and Bit Rate B..................................... 398
Table 12.3
Examples of BRR Settings for Various Bit Rates (Asynchronous Mode) (1) ...... 399
Table 12.3
Examples of BRR Settings for Various Bit Rates (Asynchronous Mode) (2) ...... 400
Table 12.4
Maximum Bit Rate for Each Operating Frequency (Asynchronous Mode).......... 401
Table 12.5
Maximum Bit Rate with External Clock Input (Asynchronous Mode) ................ 401
Table 12.6
BRR Settings for Various Bit Rates (Clocked Synchronous Mode)..................... 402
Table 12.7
Maximum Bit Rate with External Clock Input (Clocked Synchronous Mode) .... 403
electronic components distributor
Содержание H8SX series
Страница 2: ...Rev 3 00 Mar 14 2006 Page ii of xxxviii Downloaded from Elcodis com electronic components distributor...
Страница 22: ...Rev 3 00 Mar 14 2006 Page xxii of xxxviii Downloaded from Elcodis com electronic components distributor...
Страница 32: ...Rev 3 00 Mar 14 2006 Page xxxii of xxxviii Downloaded from Elcodis com electronic components distributor...
Страница 38: ...Rev 3 00 Mar 14 2006 Page xxxviii of xxxviii Downloaded from Elcodis com electronic components distributor...
Страница 845: ...Downloaded from Elcodis com electronic components distributor...
Страница 846: ...H8SX 1520 Group Hardware Manual Downloaded from Elcodis com electronic components distributor...