CHAPTER 13 RESET FUNCTIONS
User’s Manual U12688EJ4V0UM00
412
Table 13-2. Initial Values of CPU, Internal RAM, and Internal Peripheral I/O after Reset (2/2)
Internal Hardware
Register Name
Initial Value After Reset
System status register (SYS)
0000000
×
B
Clock control register (CKC)
00H
Clock generator
functions
Power save control register (PSC)
00H
Capture/compare registers (CC100 to CC103, CC110 to CC113,
CC120 to CC123, CC130 to CC133, CC140 to CC143, CC150 to
CC153)
Undefined
Compare registers (CM40, CM41)
Undefined
Timer overflow status register (TOVS)
00H
Timer control register (TMC10 to TMC15, TMC40, TMC41)
00H
Timer unit mode register (TUM10 to TUM15)
0000H
Timers (TM10 to TM15, TM40, TM41)
0000H
Timer/counter
functions
Timer output control registers (TOC10 to TOC15)
00H
Asynchronous serial interface status registers (ASIS0, ASIS1)
00H
Asynchronous serial interface mode registers (ASIM00, ASIM10)
80H
Asynchronous serial interface mode registers (ASIM01, ASIM11)
00H
Receive buffers (RXB0, RXB1, RXB0L, RXB1L)
Undefined
Transmit shift registers (TXS0, TXS1, TXS0L, TXS1L)
Undefined
Clocked serial interface mode registers (CSIM0 to CSIM3)
00H
Serial I/O shift registers (SIO0 to SIO3)
Undefined
Baud rate generator compare registers (BRGC0 to BRGC2)
Undefined
Serial interface
functions
Baud rate generator prescaler mode registers (BPRM0 to BPRM2)
00H
Mode register (ADM0)
00H
Mode register (ADM1)
07H
A/D converters
A/D conversion result registers (ADCR0 to ADCR7, ADCR0H to
ADCR7H)
Undefined
Ports (P0 to P12, PA, PB, PX)
Undefined
Port/control select registers (PCS0, PCS1, PCS3, PCS8, PCS10,
PCS11)
00H
Mode registers (PM0 to PM12, PMA, PMB, PMX)
FFH
Mode control registers (PMC0, PMC1, PMC3, PMC10 to PMC12)
00H
Mode control register (PMC2)
01H
Mode control registers (PMC8, PCM9)
00H/FFH
Mode control register (PMCX)
00H/E0H
Internal
peri-
pheral
I/O
Port functions
Memory expansion mode register (MM)
00H/07H/0FH
Caution “Undefined” in the above table is undefined during power-on reset, or undefined as a result of
data destruction when RESET is input and the data writing timing has been synchronized. For
other RESETs, data is held in the same state it was in before the RESET operation.
Remark
×
: Undefined
Содержание V850E/MS1 UPD703100
Страница 2: ...User s Manual U12688EJ4V0UM00 2 MEMO ...
Страница 6: ...User s Manual U12688EJ4V0UM00 6 MEMO ...
Страница 8: ...User s Manual U12688EJ4V0UM00 8 MEMO ...
Страница 12: ...User s Manual U12688EJ4V0UM00 12 MEMO ...
Страница 26: ...User s Manual U12688EJ4V0UM00 26 MEMO ...
Страница 68: ...User s Manual U12688EJ4V0UM00 68 MEMO ...
Страница 124: ...User s Manual U12688EJ4V0UM00 124 MEMO ...
Страница 198: ...User s Manual U12688EJ4V0UM00 198 MEMO ...
Страница 230: ...User s Manual U12688EJ4V0UM00 230 MEMO ...
Страница 422: ...User s Manual U12688EJ4V0UM00 422 MEMO ...