User’s Manual U12688EJ4V0UM00
20
LIST OF FIGURES (1/4)
Figure No.
Title
Page
3-1
Program Counter (PC) ................................................................................................................................... 71
3-2
Interrupt Source Register (ECR).................................................................................................................... 72
3-3
Program Status Word (PSW)......................................................................................................................... 73
3-4
CPU Address Space...................................................................................................................................... 76
3-5
Image on Address Space .............................................................................................................................. 77
3-6
Internal ROM Area in Single-Chip Mode 1..................................................................................................... 84
3-7
Recommended Memory Map......................................................................................................................... 91
4-1
Example of Inserting Wait States................................................................................................................. 114
5-1
Example of Connection to SRAM ................................................................................................................ 125
5-2
SRAM, External ROM, External I/O Access Timing..................................................................................... 126
5-3
Example of Page ROM Connections ........................................................................................................... 130
5-4
On-Page/Off-Page Judgment for Page ROM Connection ........................................................................... 132
5-5
Page ROM Access Timing........................................................................................................................... 135
5-6
Examples of Connections to DRAM ............................................................................................................ 137
5-7
Row Address/Column Address Output ........................................................................................................ 138
5-8
High-Speed Page DRAM Access Timing..................................................................................................... 143
5-9
EDO DRAM Access Timing ......................................................................................................................... 147
5-10
DRAM Access Timing During DMA Flyby Transfer ..................................................................................... 151
5-11
CBR Refresh Timing .................................................................................................................................... 157
5-12
CBR Self-Refresh Timing ............................................................................................................................ 159
6-1
DMAC Bus Cycle State Transition Diagram ................................................................................................ 178
6-2
Single Transfer Example 1 .......................................................................................................................... 179
6-3
Single Transfer Example 2 .......................................................................................................................... 179
6-4
Single-Step Transfer Example 1.................................................................................................................. 180
6-5
Single-Step Transfer Example 2.................................................................................................................. 180
6-6
Block Transfer Example............................................................................................................................... 180
6-7
Timing of Two-Cycle Transfer...................................................................................................................... 181
6-8
Timing of Flyby Transfer (DRAM
→
External I/O)........................................................................................ 185
6-9
Timing of Flyby Transfer (Internal Peripheral I/O
→
Internal RAM) ............................................................. 188
6-10
Buffer Register Configuration ...................................................................................................................... 190
Содержание V850E/MS1 UPD703100
Страница 2: ...User s Manual U12688EJ4V0UM00 2 MEMO ...
Страница 6: ...User s Manual U12688EJ4V0UM00 6 MEMO ...
Страница 8: ...User s Manual U12688EJ4V0UM00 8 MEMO ...
Страница 12: ...User s Manual U12688EJ4V0UM00 12 MEMO ...
Страница 26: ...User s Manual U12688EJ4V0UM00 26 MEMO ...
Страница 68: ...User s Manual U12688EJ4V0UM00 68 MEMO ...
Страница 124: ...User s Manual U12688EJ4V0UM00 124 MEMO ...
Страница 198: ...User s Manual U12688EJ4V0UM00 198 MEMO ...
Страница 230: ...User s Manual U12688EJ4V0UM00 230 MEMO ...
Страница 422: ...User s Manual U12688EJ4V0UM00 422 MEMO ...