5.7.2.4
HOSTINTENAB - Interrupt enable register
The interrupt enable register enables or masks the interrupt n.
Interrupt n
The available interrupt of this device are defined in the first section of this chapter
under the key word "Interrupts".
Access
This register can be read/written in 32-bit units.
Address
0000 0014
H
Initial Value
0000 0080
H
. This register is initialized by any reset.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
INTEN[31:17]
R/W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
INTEN[15:3]
INT
EN2
INT
EN1
INT
EN0
R/W
R/W
R/W
R/W
Bit
Bit name
Function
31 to 3
INTEN[31:3]
Interrupt n control
0 interrupt n not disabled
1 interrupt n enabled
2
INTEN2
AHB_ERR interrupt control
0 AHB_ERR interrupt disabled
1 AHB_ERR interrupt enabled
1
INTEN1
AHB_OVERRUN interrupt control
0 AHB_OVERRUN interrupt disabled
1 AHB_OVERRUN interrupt enabled
0
INTEN0
AHB_UNDERRUN interrupt control
0 AHB_UNDERRUN interrupt disabled
1 AHB_UNDERRUN interrupt enabled
Host CPU Interface
Chapter 5
Preliminary User's Manual S19203EE1V3UM00
147
Содержание uPD72257
Страница 39: ...Pin Functions Chapter 2 Preliminary User s Manual S19203EE1V3UM00 39...
Страница 44: ...Chapter 2 Pin Functions 44 Preliminary User s Manual S19203EE1V3UM00...
Страница 46: ...Chapter 2 Pin Functions 46 Preliminary User s Manual S19203EE1V3UM00...
Страница 49: ...Pin Functions Chapter 2 Preliminary User s Manual S19203EE1V3UM00 49...
Страница 52: ...Chapter 2 Pin Functions 52 Preliminary User s Manual S19203EE1V3UM00...
Страница 54: ...Chapter 2 Pin Functions 54 Preliminary User s Manual S19203EE1V3UM00...
Страница 331: ...External Memory Interface Controller Chapter 9 Preliminary User s Manual S19203EE1V3UM00 331...
Страница 343: ......