326
Chapter 10
Timer
Preliminary User’s Manual U15839EE1V0UM00
Figure 10-41:
Timing when both edges of TIGn0 are valid (free run)
Remark:
The figure above shows an image. In actual circuitry, 3 to 4 periods of the count-up signal
are required from the input of a waveform to TIGn0 until a capture interrupt is output. See
Chapter 10.1.3 Basic
configuration, (1)16-bit counter (TMC0), (b)“Synchronous reset”
0000H 0001H
D0
D1
TMGn0
D0
GCCn0
Count start
t
FFFFH 0000H
D2
D3
TIGn0
D1
D2
D3
Clear
INTCCGn0
INTTMGn0
No overflow
Overflow
CCFGn0
No overflow
f
PCLK
f
COUNTx
Содержание mPD703128
Страница 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 612: ......