323
Chapter 10
Timer
Preliminary User’s Manual U15839EE1V0UM00
Table 10-6:
Interrupt output and timer output states
dependent on the register setting values
Notes: 1. An interrupt is generated only when the value of the GCC5 register is FFFFH.
2. An interrupt is generated only when the value of the GCC5 register is not FFFFH.
Remark:
The setting of the CCSGm bit in combination with the SWFGm bit sets the mode for the tim-
ing of the actualization of new compare values.
•
In compare mode the new compare value will be immediately active.
•
In PWM mode the new compare value will be active first after the next overflow or
match & clear of the assigned counter (TMG0, TMG1).
Register setting value
State of each output pin
CCSG5n
TBGm
SWFGm
CCSGm
INTTMGn1
INTCCGn5
INTCCGnm
TOGnm
0
Free-run
mode
1
0
0
Overflow
interrupt
TI5 edge
detection
TIm edge
detection
Tied to inactive
level
1
CMPGm match
1
0
TIm edge
detection
1
CMPGm match
PWM
(free run)
1
Match and
clear mode
0
0
Overflow
interrupt
Note 1
CMPG5
match
Note 2
TIm edge
detection
Tied to inactive
level
1
CMPGm match
1
0
TIm edge
detection
1
CMPGm match
PWM
(match and clear)
Содержание mPD703128
Страница 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 612: ......