152
Chapter 5
Memory Access Control Function
Preliminary User’s Manual U15839EE1V0UM00
Figure 5-6:
Page ROM Access Timing (3/4)
(c) During read (address setup wait, idle state insertion)
(when half word/word access with 8-bit bus width or when word access with 16-bit bus width)
Remarks: 1. The circles
❍
indicate the sampling timing.
2. The broken line indicates the high-impedance state.
3. CSn = CS0, CS3 and CS4
TASW
T1
Off-page address
Data
WAIT (input)
D0 to D15 (I/O)
D0 to D7 (I/O)
LWR (output)
UWR (output)
RD (output)
CSn (output)
A0 to A23 (output)
System CLK
Data
On-page address
TASW
TO1
TO2
TI
T2
Содержание mPD703128
Страница 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Страница 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Страница 612: ......