CHAPTER 9 A/D CONVERTER
User’s Manual U18172EJ2V0UD
166
(8) Conversion results just after A/D conversion start
The first A/D conversion value immediately after A/D conversion starts may not fall within the rating range if the
ADCS bit is set to 1 within 1
µ
s after the ADCE bit was set to 1, or if the ADCS bit is set to 1 with the ADCE bit =
0. Take measures such as polling the A/D conversion end interrupt request (INTAD) and removing the first
conversion result.
(9) A/D conversion result register (ADCR, ADCRH) read operation
When a write operation is performed to the A/D converter mode register (ADM) and analog input channel
specification register (ADS), the contents of ADCR and ADCRH may become undefined. Read the conversion
result following conversion completion before writing to ADM and ADS. Using a timing other than the above may
cause an incorrect conversion result to be read.
(10) The operating current at the conversion waiting mode
The DC characteristic of the operating current at the STOP mode is not satisfied at the conversion waiting mode
(when A/D converter mode register (ADM) is set up with bit 7(ADCS) =0 and bit 0 (ADCE) =1) (only comparator
consumes power).
(11) Internal equivalent circuit
The equivalent circuit of the analog input block is shown below.
Figure 9-21. Internal Equivalent Circuit of ANIn Pin
ANIn
C
OUT
C
IN
R
IN
LSI internal
R
OUT
Table 9-3. Resistance and Capacitance Values (Reference Values) of Equivalent Circuit
V
DD
R
OUT
R
IN
C
OUT
C
IN
4.5 V
≤
V
DD
≤
5.5 V
1 k
Ω
3
k
Ω
8 pF
15 pF
2.7 V
≤
V
DD
< 4.5 V
1 k
Ω
60
k
Ω
8 pF
15 pF
Remarks 1.
The resistance and capacitance values shown in Table 9-3 are not guaranteed
values.
2.
n = 0 to 3
3.
R
OUT
: Allowable signal source impedance
R
IN
:
Analog input equivalent resistance
C
OUT
: Internal pin capacitance
C
IN
:
Analog Input equivalent capacitance