APPENDIX D LIST OF CAUTIONS
User’s Manual U18172EJ2V0UD
313
(6/15)
Chapter
Cl
assi
fi
cati
on
Function Details
of
Function
Cautions Page
When the CRC001 bit value is 1,
capture is not performed in the CR000 register if
both the rising and falling edges have been selected as the valid edges of the
TI000 pin.
p. 118
Capture
operation
When the CRC001 bit value is 1, the TM00 count value is not captured in the
CR000 register when a valid edge of the TI010 pin is detected, but the input from
the TI010 pin can be used as an external interrupt source because INTTM000 is
generated at that timing.
p. 118
With the 16-bit timer capture/compare register 0n0 (CR0n0) used as a compare
register, when changing CR0n0 around the timing of a match between 16-bit timer
counter 00 (TM00) and 16-bit timer capture/compare register 0n0 (CR0n0) during
timer counting, the change timing may conflict with the timing of the match, so the
operation is not guaranteed in such cases. To change CR0n0 during timer
counting, INTTM000 interrupt servicing performs the following operation.
p. 119
Changing
compare
register during
timer operation
If CR010 is changed during timer counting without performing processing <1>
above, the value in CR010 may be rewritten twice or more, causing an inversion
of the output level of the TO00 pin at each rewrite.
p. 119
External event
counter
The timing of the count start is after two valid edge detections.
p. 120
When using an input pulse of the TI000 pin as a count clock (external trigger), be
sure to input the pulse width which satisfies the AC characteristics. For the AC
characteristics, refer to CHAPTER 19 ELECTRICAL SPECIFICATIONS.
p. 121
Chapter 6
Soft
16-bit
timer/
event
counters
00
External clock
limitation
When an external waveform is input to 16-bit timer/event counter 00, it is sampled
by the noise limiter circuit and thus an error occurs on the timing to become valid
inside the device.
p. 121
CMP01: 8-bit
timer H
compare
register 01
CMP01 cannot be rewritten during timer count operation.
p. 124
CMP11: 8-bit
timer H
compare
register 11
In the PWM output mode, be sure to set CMP11 when starting the timer count
operation (TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0)
(be sure to set again even if setting the same value to CMP11).
p. 124
When TMHE1 = 1, setting the other bits of the TMHMD1 register is prohibited.
p. 126
Soft
TMHMD1: 8-bit
timer H mode
register 1
In the PWM output mode, be sure to set 8-bit timer H compare register 11
(CMP11) when starting the timer count operation (TMHE1 = 1) after the timer
count operation was stopped (TMHE1 = 0) (be sure to set again even if setting the
same value to the CMP11 register).
p. 126
Hard
In PWM output mode, the setting value for the CMP11 register can be changed
during timer count operation. However, three operation clocks (signal selected
using the CKS12 to CKS10 bits of the TMHMD1 register) or more are required to
transfer the register value after rewriting the CMP11 register value.
p. 132
Be sure to set the CMP11 register when starting the timer count operation
(TMHE1 = 1) after the timer count operation was stopped (TMHE1 = 0) (be sure
to set again even if setting the same value to the CMP11 register).
p. 132
Chapter 7
Soft
8-bit timer
H1
PWM output
Make sure that the CMP11 register setting value (M) and CMP01 register setting
value (N) are within the following range.
00H
≤
CMP11 (M) < CMP01 (N)
≤
FFH
p. 132