2-22
Raven PCI Host Bridge & Multi-Processor Interrupt Controller Chip
2
2Raven PCI Host Bridge & Multi-Processor Interrupt Controller Chip
Registers
This chapter provides a detailed description of all Raven registers. These
registers are broken into two groups: the MPC Registers and the PCI
Configuration Registers. The MPC Registers are accessible only from the
MPC bus using any valid transfer size. The PCI Configuration Registers
reside in PCI configuration space. They are accessible from the MPC bus
through the Raven. The MPC Registers are described first; the PCI
Configuration Registers are described next.
The following conventions are used in the Raven register charts:
❏
R
Read Only field.
❏
R/W
Read/Write field.
❏
S
Writing a ONE to this field sets this field.
❏
C
Writing a ONE to this field clears this field.
MPC Registers
The Raven MPC register map is shown in Table 2-5.
Table 2-5. Raven MPC Register Map
Bit --->
0 1 2 3 4 5 6 7 8 9
1
0
1
1
1
2
1
3
1
4
1
5
1
6
1
7
1
8
1
9
2
0
2
1
2
2
2
3
2
4
2
5
2
6
2
7
2
8
2
9
3
0
3
1
$FEFF0000
VENID
DEVID
$FEFF0004
REVID
$FEFF0008
GCSR
FEAT
$FEFF000C
MARB
$FEFF0010
PADJ
$FEFF0014
$FEFF0018
$FEFF001C
$FEFF0020
MEREN
Содержание MVME2700 Series
Страница 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Страница 13: ...xiv ...
Страница 15: ...xvi ...
Страница 67: ...1 50 Board Description and Memory Maps 1 ...
Страница 70: ...Introduction 2 3 2 Four 31 bit tick timers Two 64 bit general purpose registers for cross processor messaging ...
Страница 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Страница 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Страница 277: ...Glossary GL 14 G L O S S A R Y ...