ISA DMA Channels
5-7
5
Notes:
1. Internally generated by the PIB.
2. Bit 4 of ISA Clock Divisor Register in the PIB must be set to 0 to
support external keyboard interrupt (from the ISASIO device).
3. After a reset, all ISA IRQ interrupt lines default to edge-sensitive
mode.
4. Interrupts from Z8536 and Z85230 devices are externally wire-
ORed. External logic will determine which device to acknowledge
during a pseudo IACK cycle. The Z8536 CIO has higher priority
than the Z85230 ESCC. This IRQ MUST be programmed for level-
sensitive mode.
5. These PCI interrupts are routed to the ISA interrupts by
programming the PRIQ Route Control Registers in the PIB. The
PCI to ISA interrupt assignments in this table are suggested. Each
ISA IRQ to which a PCI interrupt is routed to MUST be
programmed for level-sensitive mode. Use this routing for PCI
interrupts only when the RavenMPIC is either not present or not
used.
6. The RavenMPIC, when present, should be used for these interrupts.
ISA DMA Channels
Refer to Chapter 1 for information on the ISA DMA channels.
Содержание MVME2700 Series
Страница 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Страница 13: ...xiv ...
Страница 15: ...xvi ...
Страница 67: ...1 50 Board Description and Memory Maps 1 ...
Страница 70: ...Introduction 2 3 2 Four 31 bit tick timers Two 64 bit general purpose registers for cross processor messaging ...
Страница 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Страница 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Страница 277: ...Glossary GL 14 G L O S S A R Y ...