Index
IN-4
Computer Group Literature Center Web Site
I
N
D
E
X
O
operation
2-81
overview
1-3
,
2-1
P
Parity Checking
3-55
PC87308VUL Super I/O (ISASIO) strapping
1-34
PCI arbitration
5-1
PCI arbitration assignments
5-1
PCI bus interface
4-5
PCI CHRP memory map
1-14
PCI command codes
2-13
PCI Command/ Status Registers
2-43
PCI configuration access
1-13
PCI configuration space
2-12
PCI domain
5-14
PCI I/O CONFIG_ADDRESS Register
2-50
PCI I/O CONFIG_DATA Register
2-51
PCI interface
2-11
PCI Interrupt Acknowledge Register
2-36
PCI map decoders
2-11
PCI master
2-13
PCI memory maps
1-14
PCI PREP memory map
1-18
PCI registers
2-41
PCI Slave Address (0,1,2 and 3) Registers
2-47
PCI Slave Attribute/ Offset (0,1,2 and 3)
Registers
2-48
PCI spread I/O cycle mapping
2-14
PCI write posting
2-12
PCI/MPC contention handling
2-20
PCI-Ethernet
5-15
PCI-graphics
5-15
PCI-SCSI
5-14
Performance
3-6
PIB DMA channel assignments
1-49
PIB interrupt handler block diagram
5-5
PIB PCI/ISA interrupt assignments
5-6
Power-Up Reset Status Bit
3-38
Power-Up Reset Status Register
3-53
PR_STATL
3-53
PR_STATU
3-53
PREP memory map example
1-12
Prescaler Adjust Register
2-29
processor CHRP memory map
1-10
Processor Init Register
2-67
processor memory maps
1-8
processor PREP memory map
1-12
processor/memory domain
5-14
processor’s current task priority
2-53
product overview - features
4-1
program visible registers
2-58
programming details
5-1
programming model
1-8
programming notes
2-79
Programming ROM/Flash
3-55
,
3-56
R
RAM A BASE
3-37
RAM B BASE
3-37
RAM C BASE
3-37
RAM D BASE
3-37
Raven block diagram
2-4
Raven interrupt controller (RavenMPIC) fea-
tures
2-52
Raven interrupt controller implementation
2-52
Raven MPC register map
2-22
Raven MPC register values for CHRP mem-
ory map
1-11
Raven MPC register values for PREP memo-
ry map
1-13
Raven PCI configuration register map
2-42
Raven PCI Host Bridge & Multi-Processor
Interrupt Controller chip
2-1
Raven PCI I/O register map
2-42
Raven PCI register values for CHRP memory
map
1-16
Raven PCI register values for PREP memory
map
1-19
Raven’s involvement
5-14
Raven-detected errors
2-55
Содержание MVME2700 Series
Страница 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Страница 13: ...xiv ...
Страница 15: ...xvi ...
Страница 67: ...1 50 Board Description and Memory Maps 1 ...
Страница 70: ...Introduction 2 3 2 Four 31 bit tick timers Two 64 bit general purpose registers for cross processor messaging ...
Страница 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Страница 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Страница 277: ...Glossary GL 14 G L O S S A R Y ...