Programming Model
1-9
1
Default Processor Memory Map
After a reset, the Raven ASIC and the Falcon chipset provide the default
processor memory map as shown in the following table.
Notes:
1. This default map for PCI/ISA I/O space allows software to
determine if the system is MPC105-based or Falcon/Raven-based
by examining either the PHB Device ID or the CPU Type Register.
2. The first one Mbyte of ROM/FLASH Bank A appears at this range
after a reset if the rom_b_rv control bit is cleared. If the rom_b_rv
control bit is set then this address range maps to ROM/FLASH Bank
B.
Table 1-2. Default Processor Memory Map
Processor Address
Size
Definition
No
te
s
Start
End
0000 0000
7FFF FFFF
2G
Not mapped
8000 0000
8001 FFFF
128K
PCI/ISA I/O Space
1
8002 0000
FEF7 FFFF
2G - 16M
- 640K
Not mapped
FEF8 0000
FEF8 FFFF
64K
Falcon Registers
FEF9 0000
FEFE FFFF
384K
Not mapped
FEFF 0000
FEFF FFFF
64K
Raven Registers
FF00 0000
FFEF FFFF
15M
Not mapped
FFF0 0000
FFFF FFFF
1M
ROM/FLASH Bank A or Bank B
2
Содержание MVME2700 Series
Страница 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Страница 13: ...xiv ...
Страница 15: ...xvi ...
Страница 67: ...1 50 Board Description and Memory Maps 1 ...
Страница 70: ...Introduction 2 3 2 Four 31 bit tick timers Two 64 bit general purpose registers for cross processor messaging ...
Страница 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Страница 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Страница 277: ...Glossary GL 14 G L O S S A R Y ...