Raven Interrupt Controller Implementation
2-73
2
MASK
MASK. Setting this bit disables any further interrupts
from this source. If the mask bit is cleared while the bit
associated with this interrupt is set in the IPR, the interrupt
request will be generated.
ACT
ACTIVITY. The activity bit indicates that an interrupt
has been requested or that it is in-service. The ACT bit is
set to a one when its associated bit in the Interrupt Pending
Register or In-Service Register is set.
POL
POLARITY. This bit sets the polarity for external
interrupts. Setting this bit to a zero enables active low or
negative edge. Setting this bit to a one enables active high
or positive edge. Only External Interrupt Source 0 uses
this bit in this register.
SENSE
SENSE. This bit sets the sense for external interrupts.
Setting this bit to a zero enables edge sensitive interrupts.
Setting this bit to a one enables level sensitive interrupts.
For external interrupt sources 1 through 15, setting this bit
to a zero enables positive edge triggered interrupts.
Setting this bit to a one enables active low level triggered
interrupts.
PRIOR
Interrupt priority 0 is the lowest and 15 is the highest.
Note that a priority level of 0 will not enable interrupts.
VECTOR This vector is returned when the Interrupt Acknowledge
register is examined upon acknowledgement of the
interrupt associated with this vector.
Содержание MVME2700 Series
Страница 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Страница 13: ...xiv ...
Страница 15: ...xvi ...
Страница 67: ...1 50 Board Description and Memory Maps 1 ...
Страница 70: ...Introduction 2 3 2 Four 31 bit tick timers Two 64 bit general purpose registers for cross processor messaging ...
Страница 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Страница 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Страница 277: ...Glossary GL 14 G L O S S A R Y ...