Raven Interrupt Controller Implementation
2-75
2
ACT
ACTIVITY. The activity bit indicates that an interrupt
has been requested or that it is in-service. The ACT bit is
set to a one when its associated bit in the Interrupt Pending
Register or In-Service Register is set.
SENSE
SENSE. This bit sets the sense for external interrupts.
Setting this bit to a zero enables positive edge sensitive
interrupts. Setting this bit to a one enables active low level
sensitive interrupts.
PRIOR
Interrupt priority 0 is the lowest and 15 is the highest.
Note that a priority level of 0 will not enable interrupts.
VECTOR This vector is returned when the Interrupt Acknowledge
register is examined upon acknowledgedment of the
interrupt associated with this vector.
Raven-Detected Errors Destination Register
This register indicates the possible destinations for the Raven detected
error interrupt source. These interrupts operate in the Distributed interrupt
delivery mode.
P1
PROCESSOR 1. The interrupt is pointed to processor 1.
P0
PROCESSOR 0. The interrupt is pointed to processor 0.
Offset
$10210
Bit
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
1
6
1
5
1
4
1
3
1
2
1
1
1
0 9 8 7 6 5 4 3 2 1 0
Name
RAVEN DETECTED ERROR DESTINATION
P1
P0
Operation
R
R
R
R
R/
W
R/W
Reset
$00
$00
$00
$00
0
0
Содержание MVME2700 Series
Страница 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Страница 13: ...xiv ...
Страница 15: ...xvi ...
Страница 67: ...1 50 Board Description and Memory Maps 1 ...
Страница 70: ...Introduction 2 3 2 Four 31 bit tick timers Two 64 bit general purpose registers for cross processor messaging ...
Страница 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Страница 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Страница 277: ...Glossary GL 14 G L O S S A R Y ...