1-34
Board Description and Memory Maps
1
ISA Local Resource Bus
W83C553 PIB Registers
The PIB contains ISA Bridge I/O registers for various functions. These
registers are actually accessible from the PCI bus. Refer to the W83C553
Data Book for details.
PC87308VUL Super I/O (ISASIO) Strapping
The PC87308VUL Super I/O (ISASIO) provides the following functions
to the MVME2600/2700 series: a keyboard interface, a PS/2 mouse
interface, a PS/2 floppy port, two async serial ports and a parallel port.
Refer to the PC87308VUL Data Sheet for additional details and
programming information.
The following table shows the hardware strapping for the Super I/O
device:
NVRAM/RTC & Watchdog Timer Registers
The MK48T59/559 provides the MVME2600/2700 series with 8K of non-
volatile SRAM, a time-of-day clock, and a watchdog timer. Accesses to
the MK48T59559 are accomplished via three registers: The
NVRAM/RTC Address Strobe 0 Register, the NVRAM/RTC Address
Table 1-16. Strap Pins Configuration for the PC87308VUL
Pins
Reset Configuration
CFG0
0 - FDC, KBC and RTC wake up inactive.
CFG1
1 - Xbus Data Buffer (XDB) enabled.
CFG3, CFG2
00 - Clock source is 24MHz fed via X1 pin.
BADDR1, BADDR2
11 - PnP Motherboard, Wake in Config State. Index $002E.
SELCS
1 - CS0# on CS0# pin.
Содержание MVME2700 Series
Страница 1: ...MVME2600 2700 Series Single Board Computer Programmer s Reference Guide V2600A PG2 ...
Страница 13: ...xiv ...
Страница 15: ...xvi ...
Страница 67: ...1 50 Board Description and Memory Maps 1 ...
Страница 70: ...Introduction 2 3 2 Four 31 bit tick timers Two 64 bit general purpose registers for cross processor messaging ...
Страница 151: ...2 84 Raven PCI Host Bridge Multi Processor Interrupt Controller Chip 2 ...
Страница 215: ...3 64 Falcon ECC Memory Controller Chip Set 3 ...
Страница 277: ...Glossary GL 14 G L O S S A R Y ...