6-6
MCF5272 User’s Manual
Programming Model
6.2.4 System Protection Register (SPR)
The system protection register (SPR), Figure 6-4, provides information about bus cycles
that have generated error conditions. These error conditions can optionally generate an
access error exception by using the enable bits.
8
Priority
Selects the bus arbiter priority scheme.
0 Ethernet has highest priority, DMA has next highest priority, CPU has lowest priority.
1 CPU has highest priority, DMA has next highest priority, Ethernet has lowest priority.
This bit should be cleared if the Ethernet module is enabled.
7
AR
Assume request. Selects the bus mastership scheme.
0 Current bus master relinquishes the bus after the current bus cycle.
1 Assume current bus master wants the bus for the next bus cycle and include it in the arbitration
process. If AR is set and the current bus master has a higher priority than other requesting
masters but is not requesting the bus for the next cycle, there is a 1 clock dead cycle before the
arbiter can reassign the bus to the next highest priority master.
6
SoftRST
Writing a one to this bit resets the on-chip peripherals, excluding the chip select module, interrupt
controller module, GPIO module, and SDRAM controller, and asserts RSTO. The CPU is not
reset. The reset remains asserted for 128 clock cycles. This bit is automatically cleared on
negation of the reset.
5–4
—
Reserved, should be cleared.
3
BusLock
Locks the ownership of the bus.
0 Ownership of the bus is determined by arbitration.
1 Current bus master retains ownership of the bus indefinitely.
2–0
HWR
Hardware watchdog reference. Determines how many clocks to wait before timing out a bus
cycle when SPR[HWTEN] is set. The value programmed should be longer than the response
time of the slowest external peripheral in the system.
000 128
001 256
010 512
011 1024
100 2048
101 4096
110 8192
111 16384
Table 6-3. SCR Field Descriptions (Continued)
Bits
Field
Description
Содержание DigitalDNA ColdFire MCF5272
Страница 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Страница 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Страница 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Страница 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Страница 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Страница 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Страница 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Страница 338: ...13 44 MCF5272 User s Manual Application Examples ...
Страница 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Страница 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Страница 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Страница 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...
Страница 548: ...INDEX Index 12 MCF5272 User s Manual ...