19-30
MCF5272 User’s Manual
Physical Layer Interface Controller TDM Ports
19.15.1.3 Data Clock (DCL0/URT1_CLK)
IDL mode: This pin is the clock used to clock data in and out of DIN0 and DOUT0 for IDL
port 0. Data is clocked into DIN0 on the falling edge and clocked out of DOUT0 on the
rising edge of DCL0.
GCI mode: This pin is used to clock data in and out of DIN0 and DOUT0 for GCI port 0.
DCL0 is twice the bit rate (two clocks per data bit).
UART1: URT1_CLK provides a clock input which can be the baud rate clock.
19.15.1.4 Serial Data Input (DIN0/URT1_RxD)
IDL mode: The DIN0 input is for clocking data into IDL port 0. Data is clocked into DIN0
on the falling edge of DCL0.
GCI mode: The DIN0 input is for clocking data into GCI port 0. DCL0 is twice the bit rate
(two clocks per data bit).
UART1: URT1_RxD is the receiver serial data input for the UART1 module. Data received
on this pin is sampled on the rising edge of the serial clock source with the least significant
bit first. When the UART1 clock is stopped for power-down mode, any transition on this
pin restarts it.
19.15.1.5 UART1 CTS (URT1_CTS/QSPI_CS2)
UART1: URT1_CTS is the clear-to-send input indicating to the UART1 module that it can
begin data transmission.
QSPI mode: This output pin provides a QSPI peripheral chip select, QSPI_CS2, when in
Master mode. QSPI_CS2 can be programmed to be active high or low.
19.15.1.6 UART1 RTS (URT1_RTS/INT5)
Interrupt mode: This pin can be used as INT5.
UART1: The URT1_RTS output is an automatic request to send output from the UART1
module. It can be configured to be asserted and negated as a function of the RxFIFO level.
19.15.1.7 Serial Data Output (DOUT0/URT1_TxD)
IDL mode: The DOUT0 output is for clocking data out of IDL port 0. Data is clocked out
of DOUT0 on the rising edge of DCL0.
GCI mode: The DOUT0 output is for clocking data out of GCI port 0. DCL0 is twice the
bit rate (two clocks per data bit).
UART1: URT1_TxD is the transmitter serial data output for the UART1 module. The
output is held high ('mark' condition) when the transmitter is disabled, idle, or operating in
the local loop back mode. Data is shifted out, least significant bit first, on this pin at the
falling edge of the serial clock source.
Содержание DigitalDNA ColdFire MCF5272
Страница 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Страница 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Страница 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Страница 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Страница 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Страница 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Страница 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Страница 338: ...13 44 MCF5272 User s Manual Application Examples ...
Страница 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Страница 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Страница 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Страница 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...
Страница 548: ...INDEX Index 12 MCF5272 User s Manual ...