INDEX
Index-10
MCF5272 User’s Manual
SIM
overview, 1-5
programming model, 6-3
register memory map, 6-3
Software watchdog timer, 6-12
SRAM
base address register, 4-3
initialization, 4-4
overview and operation, 4-2
programming model, 4-2
Stack pointer, 2-17, 2-17
Status register, 2-18
STOP instruction, 5-4, 5-16
Suggested reading, xlii
Supervisor
System configuration and protection, 1-5
System protection register, 6-6
T
TAP controller, 21-3
TCN0–TCN3, 15-5
Test access port, 1-7
Timer module
capture registers, 15-5
counters, 15-5
event registers, 15-5
general-purpose registers, 15-3
mode registers, 15-3
operation, 15-2
overview, 1-7, 15-1
reference registers, 15-4
Timers
Timing
branch instruction execution, 2-35
clock input and output, 23-5
fast Ethernet AC, 23-15
GPIO port AC, 23-25
JTAG AC, 23-27
MAC unit instructions, 3-5
MII
MII async input signal, 23-17
MOVE instructions, 2-30
one operand, 2-32
PLI, 23-21
processor bus input, 23-5
SDRAM interface, 23-13
serial management channel, 23-17
timer module AC, 23-18
two operands, 2-33
USART AC, 23-19
USB interface AC, 23-26
Timings
U
UART modules
bus operation
interrupt acknowledge cycles, 16-31
read cycles, 16-31
write cycles, 16-31
clock source baud rates, 16-21
external clock, 16-22
FIFO stack in UART0, 16-26
initialization sequence, 16-32
looping modes, 16-28
automatic echo, 16-28
local loop-back, 16-28
remote loop-back, 16-29
mode registers, 16-5
multidrop mode, 16-29
overview, 1-6
programming, 16-31
receiver enabled, 16-25
register description, 16-3
serial overview, 16-2
signal definitions, 16-19
transmitter/receiver
clock source, 16-20
modes, 16-23
transmitting in UART mode, 16-23
USB
access times, 12-29
alternate settings register, 12-11
architecture, 12-3
attachment detection, 12-35
buffer descriptors, 11-33
class- and vendor-specific request operation, 12-34
clock generator, 12-4
configuration and interface changes, 12-30
configuration RAM, 12-27, 12-29
control logic, 12-4
control, bulk, and interrupt endpoints, 12-32
data flow, 12-31
device configuration example, 12-28
endpoint
controllers, 12-5
data present registers, 12-27
data registers, 12-26
FIFOs, 12-29
halt feature, 12-35
interrupt mask registers, 12-25
status interrupt registers, 12-24
endpoint control registers, 12-16, 12-19
FIFO configuration, 12-30
Содержание DigitalDNA ColdFire MCF5272
Страница 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Страница 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Страница 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Страница 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Страница 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Страница 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Страница 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Страница 338: ...13 44 MCF5272 User s Manual Application Examples ...
Страница 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Страница 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Страница 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Страница 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...
Страница 548: ...INDEX Index 12 MCF5272 User s Manual ...