13-30
MCF5272 User’s Manual
PLIC Registers
Table 13-11. P0GCIR–P3GCIR Field Descriptions
Bits
Name
Description
31–29, 23–21,
15–13, 7–5
—
Reserved, should be cleared.
28, 20, 12, 4
F
Full. This bit is set by the C/I channel controller to indicate to the CPU that new C/I
channel data has been received and is available for processing. It is automatically cleared
by a CPU read. The clearing of this bit by reading this register also clears the aperiodic
GCR interrupt.
27–24, 19–16,
11–8, 3–0
C3–C0
C/I bits. These four bits are received on the GCI or SCIT channel 0. When a change in the
C/I data value is received in two successive frames, it is interpreted as being valid and is
passed on to the CPU, via this register. A maskable interrupt is generated when data is
written into any of the four available positions.
Содержание DigitalDNA ColdFire MCF5272
Страница 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Страница 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Страница 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Страница 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Страница 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Страница 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Страница 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Страница 338: ...13 44 MCF5272 User s Manual Application Examples ...
Страница 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Страница 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Страница 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Страница 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...
Страница 548: ...INDEX Index 12 MCF5272 User s Manual ...