Chapter 16. UART Modules
16-17
Register Descriptions
16.3.15 UART Fractional Precision Divider Control
Registers (UFPDn)
The UFPDn registers allow greater accuracy when deriving a transmitter/receiver clock
source from CLKIN. The use of the UFPDn registers is optional; if the contents are left in
the reset state, code written for other ColdFire devices containing UART modules will not
be affected by the addition of these registers. The contents of these registers allow the
frequency to be divided by a factor of up to 16. When autobaud is used, these registers are
updated automatically to reflect the clock rate being used. Host software can write to these
registers to make fine adjustments to the clock rate. See Section 16.5.1.2, “Calculating
Baud Rates,” for an example of UFPDn programming.
Table 16-12 describes UFPDn fields.
Table 16-11. URFn Field Descriptions
Bits
Name
Description
7–6
RXS
Receiver status. When written to, these bits control the meaning of UISRn[RxFIFO].
00 Inhibit receiver FIFO status indication in UISRn.
01 Receiver FIFO
≥
25% full
10 Receiver FIFO
≥
50% full
11 Receiver FIFO
≥
75% full
When read, these bits indicate the emptiness level of the FIFO.
00 Receiver FIFO < 25% full
01 Receiver FIFO
≥
25% full
10 Receiver FIFO
≥
50% full
11 Receiver FIFO
≥
75% full
5
FULL
Receiver FIFO full.
0 Receiver FIFO is not full and can be loaded with a character.
1 Receiver FIFO is full. Characters loaded from the receiver when the FIFO is full are lost.
This bit is identical to USRn[FFULL].
4–0
RXB
Receiver buffer data level. Indicates the number of bytes, between 0 and 24, stored in the receiver
FIFO.
7
4
3
0
Field
—
FD
Reset
0000_0000
R/W
R/W
Address
MBAR + 0x130 (UFPD0), 0x170 (UFPD1)
Figure 16-18. UART Fractional Precision Divider Control Registers (UFPDn)
Table 16-12. UFPDn Field Descriptions
Bits
Name
Description
7–4
—
Reserved, should be cleared.
3–0
FD
Fractional divider. The value of these bits, from 0 to 15, determine the scale factor by which the
clocking source for the transmitter and/or receiver is scaled.
Содержание DigitalDNA ColdFire MCF5272
Страница 1: ...MCF5272UM D Rev 0 02 2001 MCF5272 ColdFire Integrated Microprocessor User s Manual ...
Страница 38: ...xxxviii MCF5272 User s Manual TABLES Table Number Title Page Number ...
Страница 58: ...1 10 MCF5272 User s Manual MCF5272 Specific Features ...
Страница 90: ...2 42 MCF5272 User s Manual Exception Processing Overview ...
Страница 96: ...3 6 MCF5272 User s Manual MAC Instruction Execution Timings ...
Страница 158: ...5 46 MCF5272 User s Manual Motorola Recommended BDM Pinout ...
Страница 184: ...7 12 MCF5272 User s Manual Interrupt Controller Registers ...
Страница 338: ...13 44 MCF5272 User s Manual Application Examples ...
Страница 414: ...18 6 MCF5272 User s Manual PWM Programming Model ...
Страница 452: ...19 38 MCF5272 User s Manual Power Supply Pins ...
Страница 482: ...20 30 MCF5272 User s Manual Reset Operation ...
Страница 492: ...21 10 MCF5272 User s Manual Non IEEE 1149 1 Operation ...
Страница 548: ...INDEX Index 12 MCF5272 User s Manual ...