
DS80C400 Network Microcontroller
5 of 96
PARAMETER SYMBOL MIN
MAX
UNITS
STRETCH VALUES
C
ST
(MD2:0)
t
CLCL
- 5
C
ST
= 0
2t
CLCL
- 5
1
£
C
ST
£
3
Data Float After
RD
(P3.7 or
PSEN
) High
t
RHDZ
6t
CLCL
- 5
ns
4
£
C
ST
£
7
2t
CLCL
+ t
CLCH
- 19
C
ST
= 0
(4 x C
ST
+ 1) t
CLCL
- 19
1
£
C
ST
£
3
ALE Low to Valid Data In
t
LLDV
(4 x C
ST
+ 5) t
CLCL
- 19
ns
4
£
C
ST
£
7
3t
CLCL
- 19
C
ST
= 0
(4 x C
ST
+ 2)t
CLCL
- 19
1
£
C
ST
£
3
Port 0 Address to Valid Data
In
t
AVDV0
(4 x C
ST
+ 10)t
CLCL
- 19
ns
4
£
C
ST
£
7
3t
CLCL
+ t
CLCH
- 19
C
ST
= 0
(4 x C
ST
+ 2)t
CLCL
+ t
CLCH
-
19
1
£
C
ST
£
3
Port 2, 4, 6 Address, Port 4
CE, or Port 5 PCE to Valid
Data In
t
AVDV2
(4 x C
ST
+ 10)t
CLCL
+ t
CLCH
-
20
ns
4
£
C
ST
£
7
t
CLCH
- 3
t
CLCH
+ 6
C
ST
= 0
t
CLCL
- 3
t
CLCL
+ 6
1
£
C
ST
£
3
ALE Low to (
RD
or
PSEN
) or
WR
Low
t
LLWL
5t
CLCL
- 3
5t
CLCL
+ 6
ns
4
£
C
ST
£
7
t
CLCL
- 5
C
ST
= 0
2t
CLCL
- 6
1
£
C
ST
£
3
Port 0 Address to (
RD
or
PSEN
) or
WR
Low
t
AVWL0
10t
CLCL
- 6
ns
4
£
C
ST
£
7
t
CLCL
+ t
CLCH
- 5
C
ST
= 0
2t
CLCL
+ t
CLCH
- 5
1
£
C
ST
£
3
Port 2, 4 Address, Port 4 CE,
Port 5 PCE, to (
RD
or
PSEN
)
or
WR
Low
t
AVWL2
10t
CLCL
+ t
CLCH
- 5
ns
4
£
C
ST
£
7
Data Valid to
WR
Transition
t
QVWX
0
ns
t
CLCL
- 4
C
ST
= 0
2
CLCL
- 7
1
£
C
ST
£
3
Data Hold After
WR
High
t
WHQX
6t
CLCL
- 7
ns
4
£
C
ST
£
7
RD
Low to Address Float
t
RLAZ
(Note
2)
0
£
C
ST
£
7
0 7
C
ST
= 0
t
CLCL
- 3
t
CLCL
+ 4
1
£
C
ST
£
3
(
RD
or
PSEN
) or
WR
High to
ALE
t
WHLH
5t
CLCL
- 3
5t
CLCL
+ 4
ns
4
£
C
ST
£
7
t
CHCL
-5
t
CHCL
+ 13
C
ST
= 0
t
CLCL
+ t
CHCL
- 5
t
CLCL
+ t
CHCL
+ 13
1
£
C
ST
£
3
(
RD
or
PSEN
) or
WR
High to
Port 4 CE or Port 5 PCE
High
t
WHLH2
5t
CLCL
+ t
CHCL
- 5
5t
CLCL
+ t
CHCL
+ 13
ns
4
£
C
ST
£
7
Note 1:
Specifications to -40°C are guaranteed by design and not production tested.
Note 2:
For a MOVX read operation, on the falling edge of ALE, Port 0 is held by a weak latch until overdriven by external memory.
Note 3:
All parameters apply to both commercial and industrial temperature operation, unless otherwise noted.
Note 4:
CST is the stretch cycle value as determined by the MD2, MD1, and MD0 bits of the CKCON register. t
CLCL
, t
CLCH
, t
CHCL
are time
periods associated with the internal system clock and are related to the external clock. See the
System Clock Time Periods
table.
Note 5:
All signals characterized with load capacitance of 80pF except Port 0, Port 2, ALE,
PSEN
,
RD,
and
WR
with 100pF. The following
signals, when configured for memory interface, are also characterized with 100pF loading: Port 4 (
CE0-3
, A16–A19), Port 5.4–5.7
(
PCE0-3
), Port 6.0–6.5 (
CE4-7
, A20, A21), Port 7 (demultiplexed mode A0–A7).
Note 6:
References to the XTAL, XTAL1, or CLK signal in timing diagrams are to assist in determining the relative occurrence of events, not for
determing absolute signal timing with respect to the external clock.
Содержание DS80C400
Страница 6: ...DS80C400 Network Microcontroller 6 of 96...
Страница 7: ...DS80C400 Network Microcontroller 7 of 96...
Страница 15: ...DS80C400 Network Microcontroller 15 of 96...
Страница 16: ...DS80C400 Network Microcontroller 16 of 96 l...
Страница 22: ...DS80C400 Network Microcontroller 22 of 96 OW PIN TIMING...