REL0.1
Page 69 of 95
Kintex Ult FPGA SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B-3
Pin No
B2B Connector3
Signal Name
FPGA Pin Name
FPGA
Bank
FPGA
Pin No
Signal Type/
Termination
Description
B3
GTYRXP2_230
MGTYRXP2_230
230
R4
I, DIFF
GTY Bank230 channel2 High speed
differential receiver positive.
B6
GTYRXN3_230
MGTYRXN3_230
230
P1
I, DIFF
GTY Bank230 channel3 High speed
differential receiver negative.
B7
GTYRXP3_230
MGTYRXP3_230
230
P2
I, DIFF
GTY Bank230 channel3 High speed
differential receiver positive.
B10
GTYTXN1_230
MGTYTXN1_230
230
T6
O, DIFF
GTY Bank230 channel1 High speed
differential transmitter negative.
B11
GTYTXP1_230
MGTYTXP1_230
230
T7
O, DIFF
GTY Bank230 channel1 High speed
differential transmitter positive.
B14
GTYTXN0_230
MGTYTXN0_230
230
U8
O, DIFF
GTY Bank230 channel0 High speed
differential transmitter negative.
B15
GTYTXP0_230
MGTYTXP0_230
230
U9
O, DIFF
GTY Bank230 channel0 High speed
differential transmitter positive.
B18
GTREFCLK0N_23
0
MGTREFCLK0N_
230
230
T10
I, DIFF
GTY Bank230 channel0 High speed
differential reference clock0 negative.
B19
GTREFCLK0P_23
0
MGTREFCLK0P_2
30
230
T11
I, DIFF
GTY Bank230 channel0 High speed
differential reference clock0 positive.
Bank231 Transceiver Quad Pins
C4
GTYRXP2_231
MGTYRXP2_231
231
L4
I, DIFF
GTY Bank231 channel2 High speed
differential receiver positive.
C5
GTYRXN2_231
MGTYRXN2_231
231
L3
I, DIFF
GTY Bank231 channel2 High speed
differential receiver negative.
C8
GTYRXN0_231
MGTYRXN0_231
231
N3
I, DIFF
GTY Bank231 channel0 High speed
differential receiver negative.
C9
GTYRXP0_231
MGTYRXP0_231
231
N4
I, DIFF
GTY Bank231 channel0 High speed
differential receiver positive.
C12
GTYTXN1_231
MGTYTXN1_231
231
M6
O, DIFF
GTY Bank231 channel1 High speed
differential transmitter negative.
C13
GTYTXP1_231
MGTYTXP1_231
231
M7
O, DIFF
GTY Bank231 channel1 High speed
differential transmitter positive.
C16
GTREFCLK1N_23
1
MGTREFCLK1N_
231
231
K10
I, DIFF
GTY Bank231 channel1 High speed
differential reference clock1 negative.
C17
GTREFCLK1P_23
1
MGTREFCLK1P_2
31
231
K11
I, DIFF
GTY Bank231 channel1 High speed
differential reference clock1 positive.
C20
GTREFCLK0P_23
1
MGTREFCLK0P_2
31
231
M11
I, DIFF
GTY Bank231 channel0 High speed
differential reference clock0 positive.
C21
GTREFCLK0N_23
1
MGTREFCLK0N_
231
231
M10
I, DIFF
GTY Bank231 channel0 High speed
differential reference clock0 negative.
C24
GTYRXN3_231
MGTYRXN3_231
231
K1
I, DIFF
GTY Bank231 channel3 High speed
differential receiver negative.