REL0.1
Page 36 of 95
Kintex Ult FPGA SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B-1
Pin No
B2B Connector1
Signal Name
FPGA Pin
Name
FPGA
Bank
FPGA Pin
No
Signal Type/
Termination*
Description
29
PL_AW24_LVDS
92_L2N
IO_L2N_AD10
N_92
92
AW24
IO, 3.3V
Bank92 IO2 differential negative.
Same pin can be configured as
PLSYSMON
differential
analog
input10 negative or Single ended
I/O.
31
PL_AL24_LVDS9
2_L10P
IO_L10P_AD2P
_92
92
AL24
IO, 3.3V
Bank92 IO10 differential positive.
Same pin can be configured as
PLSYSMON
differential
analog
input2 positive or Single ended I/O.
33
PL_AM24_LVDS
92_L10N
IO_L10N_AD2
N_92
92
AM24
IO, 3.3V
Bank92 IO10 differential positive.
Same pin can be configured as
PLSYSMON
differential
analog
input2 positive or Single ended I/O.
87
PL_AT24_LVDS9
2_L6P_HDGC
IO_L6P_HDGC_
AD6P_92
92
AT24
IO, 3.3V
Bank92 IO6 differential positive.
Same pin can be configured as HDGC
Global Clock Input differential
positive or PLSYSMON differential
analog input6 negative or Single
ended I/O.
89
PL_AU24_LVDS9
2_L6N_HDGC
IO_L6N_HDGC
_AD6N_92
92
AU24
IO, 3.3V
Bank92 IO6 differential negative.
Same pin can be configured as HDGC
Global Clock Input differential
negative or PLSYSMON differential
analog input6 positive or Single
ended I/O.
91
PL_AR23_LVDS9
2_L5P_HDGC
IO_L5P_HDGC_
AD7P_92
92
AR23
IO, 3.3V
Bank92 IO5 differential positive.
Same pin can be configured as HDGC
Global Clock Input differential
negative or PLSYSMON differential
analog input7 positive or Single
ended I/O.
93
PL_AT23_LVDS9
2_L5N_HDGC
IO_L5N_HDGC
_AD7N_92
92
AT23
IO, 3.3V
Bank92 IO5 differential negative.
Same pin can be configured as HDGC
G0lobal Clock Input differential
negative or PLSYSMON differential
analog input7 negative or Single
ended I/O.
12
PL_AL22_LVDS9
2_L11P
IO_L11P_AD1P
_92
92
AL22
IO, 3.3V
Bank92 IO11 differential positive.
Same pin can be configured as
PLSYSMON
differential
analog
input1 positive or Single ended I/O.