REL0.1
Page 68 of 95
Kintex Ult FPGA SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B-3
Pin No
B2B Connector3
Signal Name
FPGA Pin Name
FPGA
Bank
FPGA
Pin No
Signal Type/
Termination
Description
B23
GTYRXP3_229
MGTYRXP3_229
229
V2
I, DIFF
GTY Bank229 channel3 High speed
differential receiver positive.
B26
GTYTXP3_229
MGTYTXP3_229
229
V7
O, DIFF
GTY Bank229 channel3 High speed
differential transmitter positive.
B27
GTYTXN3_229
MGTYTXN3_229
229
V6
O, DIFF
GTY Bank229 channel3 High speed
differential transmitter negative.
B30
GTYTXP1_229
MGTYTXP1_229
229
Y7
O, DIFF
GTY Bank229 channel1 High speed
differential transmitter positive.
B31
GTYTXN1_229
MGTYTXN1_229
229
Y6
O, DIFF
GTY Bank229 channel1 High speed
differential transmitter negative.
B34
GTREFCLK1P_22
9
MGTREFCLK1P_2
29
229
V11
I, DIFF
GTY Bank229 channel1 High speed
differential reference clock1 positive.
B35
GTREFCLK1N_22
9
MGTREFCLK1N_
229
229
V10
I, DIFF
GTY Bank229 channel1 High speed
differential reference clock1 negative.
B38
GTREFCLK0P_22
9
MGTREFCLK0P_2
29
229
Y11
I, DIFF
GTY Bank229 channel0 High speed
differential reference clock0 positive.
B39
GTREFCLK0N_22
9
MGTREFCLK0N_
229
229
Y10
I, DIFF
GTY Bank229 channel0 High speed
differential reference clock0 negative.
Bank230 Transceiver Quad Pins
A4
GTYRXN0_230
MGTYRXN0_230
230
U3
I, DIFF
GTY Bank230 channel0 High speed
differential receiver negative.
A5
GTYRXP0_230
MGTYRXP0_230
230
U4
I, DIFF
GTY Bank230 channel0 High speed
differential receiver positive.
A8
GTYRXN1_230
MGTYRXN1_230
230
T1
I, DIFF
GTY Bank230 channel1 High speed
differential receiver negative.
A9
GTYRXP1_230
MGTYRXP1_230
230
T2
I, DIFF
GTY Bank230 channel1 High speed
differential receiver positive.
A12
GTYTXN3_230
MGTYTXN3_230
230
P6
O, DIFF
GTY Bank230 channel3 High speed
differential transmitter negative.
A13
GTYTXP3_230
MGTYTXP3_230
230
P7
O, DIFF
GTY Bank230 channel3 High speed
differential transmitter positive.
A16
GTYTXN2_230
MGTYTXN2_230
230
R8
O, DIFF
GTY Bank230 channel2 High speed
differential transmitter negative.
A17
GTYTXP2_230
MGTYTXP2_230
230
R9
O, DIFF
GTY Bank230 channel2 High speed
differential transmitter positive.
A20
GTREFCLK1N_23
0
MGTREFCLK1N_
230
230
P10
I, DIFF
GTY Bank230 channel1 High speed
differential reference clock1 negative.
A21
GTREFCLK1P_23
0
MGTREFCLK1P_2
30
230
P11
I, DIFF
GTY Bank230 channel1 High speed
differential reference clock1 positive.
B2
GTYRXN2_230
MGTYRXN2_230
230
R3
I, DIFF
GTY Bank230 channel2 High speed
differential receiver negative.