8XC196NP, 80C196NU USER’S MANUAL
A-66
Conditional Jump
Mnemonic
Short-Indexed
DJNZ
5 (jump not taken), 9 (jump taken)
DJNZW
6 (jump not taken), 10 (jump taken)
JBC
5 (jump not taken), 9 (jump taken)
JBS
5 (jump not taken), 9 (jump taken)
JC
4 (jump not taken), 8 (jump taken)
JE
4 (jump not taken), 8 (jump taken)
JGE
4 (jump not taken), 8 (jump taken)
JGT
4 (jump not taken), 8 (jump taken)
JH
4 (jump not taken), 8 (jump taken)
JLE
4 (jump not taken), 8 (jump taken)
JLT
4 (jump not taken), 8 (jump taken)
JNC
4 (jump not taken), 8 (jump taken)
JNE
4 (jump not taken), 8 (jump taken)
JNH
4 (jump not taken), 8 (jump taken)
JNST
4 (jump not taken), 8 (jump taken)
JNV
4 (jump not taken), 8 (jump taken)
JNVT
4 (jump not taken), 8 (jump taken)
JST
4 (jump not taken), 8 (jump taken)
JV
4 (jump not taken), 8 (jump taken)
JVT
4 (jump not taken), 8 (jump taken)
Shift
Mnemonic
Direct
NORML
8 + 1 per shift (9 for 0 shift)
SHL
6 + 1 per shift (7 for 0 shift)
SHLB
6 + 1 per shift (7 for 0 shift)
SHLL
7 + 1 per shift (8 for 0 shift)
SHR
6 + 1 per shift (7 for 0 shift)
SHRA
6 + 1 per shift (7 for 0 shift)
SHRAB
6 + 1 per shift (7 for 0 shift)
SHRAL
7 + 1 per shift (8 for 0 shift)
SHRB
6 + 1 per shift (7 for 0 shift)
SHRL
7 + 1 per shift (8 for 0 shift)
Table A-9. Instruction Execution Times (in State Times) (Continued)
NOTE:
The column entitled “Reg.” lists the instruction execution times for accesses to the register file or
peripheral SFRs. The column entitled “Mem.” lists the instruction execution times for accesses to
all memory-mapped registers, I/O, or memory. See Table 5-1 on page 5-4 for address information.
Содержание 80C196NU
Страница 1: ...8XC196NP 80C196NU Microcontroller User s Manual...
Страница 2: ...8XC196NP 80C196NU Microcontroller User s Manual August 1995 Order Number 272479 002...
Страница 18: ...1 Guide to This Manual...
Страница 19: ......
Страница 31: ......
Страница 32: ...2 Architectural Overview...
Страница 33: ......
Страница 48: ...3 Advanced Math Features...
Страница 49: ......
Страница 56: ...4 Programming Considerations...
Страница 57: ......
Страница 72: ...5 Memory Partitions...
Страница 73: ......
Страница 106: ...6 Standard and PTS Interrupts...
Страница 107: ......
Страница 144: ...7 I O Ports...
Страница 145: ......
Страница 165: ......
Страница 166: ...8 Serial I O SIO Port...
Страница 167: ......
Страница 183: ......
Страница 184: ...9 Pulse width Modulator...
Страница 185: ......
Страница 196: ...10 Event Processor Array EPA...
Страница 197: ......
Страница 225: ......
Страница 226: ...11 Minimum Hardware Considerations...
Страница 227: ......
Страница 239: ......
Страница 240: ...12 Special Operating Modes...
Страница 241: ......
Страница 255: ......
Страница 256: ...13 Interfacing with External Memory...
Страница 257: ......
Страница 303: ......
Страница 304: ...A Instruction Set Reference...
Страница 305: ......
Страница 373: ......
Страница 374: ...B Signal Descriptions...
Страница 375: ......
Страница 390: ...C Registers...
Страница 391: ......
Страница 447: ......
Страница 448: ...Glossary...
Страница 449: ......
Страница 458: ...Index...
Страница 459: ......