![Intel 80C196NU Скачать руководство пользователя страница 361](http://html1.mh-extra.com/html/intel/80c196nu/80c196nu_user-manual_2072209361.webp)
8XC196NP, 80C196NU USER’S MANUAL
A-56
Data
Mnemonic
Direct
Immediate
Extended-indirect
Extended-
indexed
Length
Opcode
Length
Opcode
Length
Opcode
Length
Opcode
EBMOVI
—
—
—
—
3
E4
—
—
ELD
—
—
—
—
3
E8
6
E9
ELDB
—
—
—
—
3
EA
6
EB
EST
—
—
—
—
3
1C
6
1D
ESTB
—
—
—
—
3
1E
6
1F
Mnemonic
Direct
Immediate
Indirect
(Note 1)
Indexed
(Notes 1, 2)
Length
Opcode
Length
Opcode
Length
Opcode
Length
S/L
Opcode
BMOV
—
—
—
—
3
C1
—
—
BMOVI
—
—
—
—
3
CD
—
—
LD
3
A0
4
A1
3
A2
4/5
A3
LDB
3
B0
3
B1
3
B2
4/5
B3
LDBSE 3
BC
3
BD
3
BE
4/5
BF
LDBZE 3
AC
3
AD
3
AE
4/5
AF
ST 3
C0
—
—
3
C2
4/5
C3
STB 3
C4
—
—
3
C6
4/5
C7
XCH
3
04
—
—
—
—
4/5
0B
XCHB
3
14
—
—
—
—
4/5
1B
Table A-8. Instruction Lengths and Hexadecimal Opcodes (Continued)
NOTES:
1.
Indirect normal and indirect autoincrement share the same opcodes, as do short- and long-indexed
modes. Because word registers always have even addresses, the address can be expressed in the
upper seven bits; the least-significant bit determines the addressing mode. Indirect normal and short-
indexed modes make the second byte of the instruction even (LSB = 0). Indirect autoincrement and
long-indexed modes make the second byte odd (LSB = 1).
2.
For indexed instructions, the first column lists instruction lengths as
S
/
L
, where
S
is the short-indexed
instruction length and
L
is the long-indexed instruction length.
3.
For the SCALL and SJMP instructions, the three least-significant bits of the opcode are concatenated
with the eight bits to form an 11-bit, 2’s complement offset.
Содержание 80C196NU
Страница 1: ...8XC196NP 80C196NU Microcontroller User s Manual...
Страница 2: ...8XC196NP 80C196NU Microcontroller User s Manual August 1995 Order Number 272479 002...
Страница 18: ...1 Guide to This Manual...
Страница 19: ......
Страница 31: ......
Страница 32: ...2 Architectural Overview...
Страница 33: ......
Страница 48: ...3 Advanced Math Features...
Страница 49: ......
Страница 56: ...4 Programming Considerations...
Страница 57: ......
Страница 72: ...5 Memory Partitions...
Страница 73: ......
Страница 106: ...6 Standard and PTS Interrupts...
Страница 107: ......
Страница 144: ...7 I O Ports...
Страница 145: ......
Страница 165: ......
Страница 166: ...8 Serial I O SIO Port...
Страница 167: ......
Страница 183: ......
Страница 184: ...9 Pulse width Modulator...
Страница 185: ......
Страница 196: ...10 Event Processor Array EPA...
Страница 197: ......
Страница 225: ......
Страница 226: ...11 Minimum Hardware Considerations...
Страница 227: ......
Страница 239: ......
Страница 240: ...12 Special Operating Modes...
Страница 241: ......
Страница 255: ......
Страница 256: ...13 Interfacing with External Memory...
Страница 257: ......
Страница 303: ......
Страница 304: ...A Instruction Set Reference...
Страница 305: ......
Страница 373: ......
Страница 374: ...B Signal Descriptions...
Страница 375: ......
Страница 390: ...C Registers...
Страница 391: ......
Страница 447: ......
Страница 448: ...Glossary...
Страница 449: ......
Страница 458: ...Index...
Страница 459: ......