8XC196NP, 80C196NU USER’S MANUAL
A-54
Arithmetic (Group II)
Mnemonic
Direct
Immediate
Indirect
(Note 1)
Indexed
(Notes 1, 2)
Length
Opcode
Length
Opcode
Length
Opcode
Length
S/L
Opcode
DIV
4
FE 8C
5
FE 8D
4
FE 8E
5/6
FE 8F
DIVB
4
FE 9C
4
FE 9D
4
FE 9E
5/6
FE 9F
DIVU 3
8C
4
8D
3
8E
4/5
8F
DIVUB 3
9C
3
9D
3
9E
4/5
9F
MUL (2 ops)
4
FE 6C
5
FE 6D
4
FE 6E
5/6
FE 6F
MUL (3 ops)
5
FE 4C
6
FE 4D
5
FE 4E
6/7
FE 4F
MULB (2 ops)
4
FE 7C
4
FE 7D
4
FE 7E
5/6
FE 7F
MULB (3 ops)
5
FE 5C
5
FE 5D
5
FE 5E
6/7
FE 5F
MULU (2 ops)
3
6C
4
6D
3
6E
4/5
6F
MULU (3 ops)
4
4C
5
4D
4
4E
5/6
4F
MULUB (2 ops)
3
7C
3
7D
3
7E
4/5
7F
MULUB (3 ops)
4
5C
4
5D
4
5E
5/6
5F
Logical
Mnemonic
Direct
Immediate
Indirect
(Note 1)
Indexed
(Notes 1, 2)
Length
Opcode
Length
Opcode
Length
Opcode
Length
S/L
Opcode
AND (2 ops)
3
60
4
61
3
62
4/5
63
AND (3 ops)
4
40
5
41
4
42
5/6
43
ANDB (2 ops)
3
70
3
71
3
72
4/5
73
ANDB (3 ops)
4
50
4
51
4
52
5/6
53
NEG
2
03
—
—
—
—
—
—
NEGB
2
13
—
—
—
—
—
—
NOT
2
02
—
—
—
—
—
—
NOTB
2
12
—
—
—
—
—
—
OR
3
80
4
81
3
82
4/5
83
ORB
3
90
3
91
3
92
4/5
93
XOR
3
84
4
85
3
86
4/5
87
XORB
3
94
3
95
3
96
4/5
97
Table A-8. Instruction Lengths and Hexadecimal Opcodes (Continued)
NOTES:
1.
Indirect normal and indirect autoincrement share the same opcodes, as do short- and long-indexed
modes. Because word registers always have even addresses, the address can be expressed in the
upper seven bits; the least-significant bit determines the addressing mode. Indirect normal and short-
indexed modes make the second byte of the instruction even (LSB = 0). Indirect autoincrement and
long-indexed modes make the second byte odd (LSB = 1).
2.
For indexed instructions, the first column lists instruction lengths as
S
/
L
, where
S
is the short-indexed
instruction length and
L
is the long-indexed instruction length.
3.
For the SCALL and SJMP instructions, the three least-significant bits of the opcode are concatenated
with the eight bits to form an 11-bit, 2’s complement offset.
Содержание 80C196NU
Страница 1: ...8XC196NP 80C196NU Microcontroller User s Manual...
Страница 2: ...8XC196NP 80C196NU Microcontroller User s Manual August 1995 Order Number 272479 002...
Страница 18: ...1 Guide to This Manual...
Страница 19: ......
Страница 31: ......
Страница 32: ...2 Architectural Overview...
Страница 33: ......
Страница 48: ...3 Advanced Math Features...
Страница 49: ......
Страница 56: ...4 Programming Considerations...
Страница 57: ......
Страница 72: ...5 Memory Partitions...
Страница 73: ......
Страница 106: ...6 Standard and PTS Interrupts...
Страница 107: ......
Страница 144: ...7 I O Ports...
Страница 145: ......
Страница 165: ......
Страница 166: ...8 Serial I O SIO Port...
Страница 167: ......
Страница 183: ......
Страница 184: ...9 Pulse width Modulator...
Страница 185: ......
Страница 196: ...10 Event Processor Array EPA...
Страница 197: ......
Страница 225: ......
Страница 226: ...11 Minimum Hardware Considerations...
Страница 227: ......
Страница 239: ......
Страница 240: ...12 Special Operating Modes...
Страница 241: ......
Страница 255: ......
Страница 256: ...13 Interfacing with External Memory...
Страница 257: ......
Страница 303: ......
Страница 304: ...A Instruction Set Reference...
Страница 305: ......
Страница 373: ......
Страница 374: ...B Signal Descriptions...
Страница 375: ......
Страница 390: ...C Registers...
Страница 391: ......
Страница 447: ......
Страница 448: ...Glossary...
Страница 449: ......
Страница 458: ...Index...
Страница 459: ......