![Intel 80C196NU Скачать руководство пользователя страница 322](http://html1.mh-extra.com/html/intel/80c196nu/80c196nu_user-manual_2072209322.webp)
A-17
INSTRUCTION SET REFERENCE
ECALL
EXTENDED CALL. Pushes the contents of
the program counter (the return address)
onto the stack, then adds to the program
counter the offset between the end of this
instruction and the target label, effecting the
call. The operand may be any address in the
address space.
This instruction is an unconditional relative
call to anywhere in the 16-Mbyte address
space. It functions only in extended
addressing mode.
SP
←
SP – 4
(SP)
←
PC
PC
←
PC + 24-bit disp
ECALL cadd
(1111 0001) (disp-low) (disp-high) (disp-ext)
NOTE:
For 20-bit addresses, the offset
must be in the range of +524287
to –524288.
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
—
EI
ENABLE INTERRUPTS. Enables interrupts
following the execution of the next statement.
Interrupt calls cannot occur immediately
following this instruction.
Interrupt Enable (PSW.1)
←
1
EI
(11111011)
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
—
EJMP
EXTENDED JUMP. Adds to the program
counter the offset between the end of this
instruction and the target label, effecting the
jump. The operand may be any address in
the entire address space. The offset must be
in the range of +8,388,607 to –8,388,608 for
24-bit addresses.
This instruction is an unconditional, relative
jump to anywhere in the 16-Mbyte address
space. It functions only in extended
addressing mode.
PC
←
PC + 24-bit disp
EJMP cadd
(11100110) (disp-low) (disp-high) (disp-ext)
NOTE:
For 20-bit addresses, the offset
must be in the range of +524287
to –524288.
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
?
Table A-6. Instruction Set (Continued)
Mnemonic
Operation
Instruction Format
Содержание 80C196NU
Страница 1: ...8XC196NP 80C196NU Microcontroller User s Manual...
Страница 2: ...8XC196NP 80C196NU Microcontroller User s Manual August 1995 Order Number 272479 002...
Страница 18: ...1 Guide to This Manual...
Страница 19: ......
Страница 31: ......
Страница 32: ...2 Architectural Overview...
Страница 33: ......
Страница 48: ...3 Advanced Math Features...
Страница 49: ......
Страница 56: ...4 Programming Considerations...
Страница 57: ......
Страница 72: ...5 Memory Partitions...
Страница 73: ......
Страница 106: ...6 Standard and PTS Interrupts...
Страница 107: ......
Страница 144: ...7 I O Ports...
Страница 145: ......
Страница 165: ......
Страница 166: ...8 Serial I O SIO Port...
Страница 167: ......
Страница 183: ......
Страница 184: ...9 Pulse width Modulator...
Страница 185: ......
Страница 196: ...10 Event Processor Array EPA...
Страница 197: ......
Страница 225: ......
Страница 226: ...11 Minimum Hardware Considerations...
Страница 227: ......
Страница 239: ......
Страница 240: ...12 Special Operating Modes...
Страница 241: ......
Страница 255: ......
Страница 256: ...13 Interfacing with External Memory...
Страница 257: ......
Страница 303: ......
Страница 304: ...A Instruction Set Reference...
Страница 305: ......
Страница 373: ......
Страница 374: ...B Signal Descriptions...
Страница 375: ......
Страница 390: ...C Registers...
Страница 391: ......
Страница 447: ......
Страница 448: ...Glossary...
Страница 449: ......
Страница 458: ...Index...
Страница 459: ......