
8XC196NP, 80C196NU USER’S MANUAL
A-30
MULB
(3 operands)
MULTIPLY SHORT-INTEGERS. Multiplies
the two source short-integer operands,
using signed arithmetic, and stores the 16-bit
result into the destination integer operand.
The sticky bit flag is undefined after the
instruction is executed.
(DEST)
←
(SRC1)
×
(SRC2)
DEST, SRC1, SRC2
MULB
wreg, breg, baop
(11111110) (010111aa) (baop) (breg) (wreg)
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
?
MULU
(2 operands)
MULTIPLY WORDS, UNSIGNED. Multiplies
the source and destination word operands,
using unsigned arithmetic, and stores the 32-
bit result into the destination double-word
operand. The sticky bit flag is undefined after
the instruction is executed.
(DEST)
←
(DEST)
×
(SRC)
DEST, SRC
MULU
lreg, waop
(011011aa) (waop) (lreg)
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
?
MULU
(3 operands)
MULTIPLY WORDS, UNSIGNED. Multiplies
the two source word operands, using
unsigned arithmetic, and stores the 32-bit
result into the destination double-word
operand. The sticky bit flag is undefined after
the instruction is executed.
(DEST)
←
(SRC1)
×
(SRC2)
DEST, SRC1, SRC2
MULU lreg,
wreg,
waop
(010011aa) (waop) (wreg) (lreg)
NOTE:
(8XC196NU only.) A destination
address in the range 00H–0FH
enables the multiply-accumulate
function. When set, bit 3 of the
destination address causes the
accumulator to be cleared before
the results of the multiply are
added to the contents of the accu-
mulator. For example, if the desti-
nation address is 08H, the
accumulator is cleared and then
the results of the multiply are
added. However, if the destination
address is 00H, the results of the
multiply are added to the current
contents of the accumulator.
PSW Flag Settings
Z
N
C
V
VT
ST
—
—
—
—
—
?
Table A-6. Instruction Set (Continued)
Mnemonic
Operation
Instruction Format
Содержание 80C196NU
Страница 1: ...8XC196NP 80C196NU Microcontroller User s Manual...
Страница 2: ...8XC196NP 80C196NU Microcontroller User s Manual August 1995 Order Number 272479 002...
Страница 18: ...1 Guide to This Manual...
Страница 19: ......
Страница 31: ......
Страница 32: ...2 Architectural Overview...
Страница 33: ......
Страница 48: ...3 Advanced Math Features...
Страница 49: ......
Страница 56: ...4 Programming Considerations...
Страница 57: ......
Страница 72: ...5 Memory Partitions...
Страница 73: ......
Страница 106: ...6 Standard and PTS Interrupts...
Страница 107: ......
Страница 144: ...7 I O Ports...
Страница 145: ......
Страница 165: ......
Страница 166: ...8 Serial I O SIO Port...
Страница 167: ......
Страница 183: ......
Страница 184: ...9 Pulse width Modulator...
Страница 185: ......
Страница 196: ...10 Event Processor Array EPA...
Страница 197: ......
Страница 225: ......
Страница 226: ...11 Minimum Hardware Considerations...
Страница 227: ......
Страница 239: ......
Страница 240: ...12 Special Operating Modes...
Страница 241: ......
Страница 255: ......
Страница 256: ...13 Interfacing with External Memory...
Страница 257: ......
Страница 303: ......
Страница 304: ...A Instruction Set Reference...
Страница 305: ......
Страница 373: ......
Страница 374: ...B Signal Descriptions...
Страница 375: ......
Страница 390: ...C Registers...
Страница 391: ......
Страница 447: ......
Страница 448: ...Glossary...
Страница 449: ......
Страница 458: ...Index...
Страница 459: ......