A-57
INSTRUCTION SET REFERENCE
Jump
Mnemonic
Direct
Immediate
Extended-indirect
Extended-
indexed
Length
Opcode
Length
Opcode
Length
Opcode
Length
Opcode
EBR
—
—
—
—
2
E3
—
—
EJMP
—
—
—
—
—
—
4
E6
Mnemonic
Direct
Immediate
Indirect
(Note 1)
Indexed
(Notes 1, 2)
Length
Opcode
Length
Opcode
Length
Opcode
Length
S/L
Opcode
BR
—
—
—
—
2
E3
—
—
LJMP
—
—
—
—
—
—
—/3
E7
SJMP (Note 3)
—
—
—
—
—
—
2/—
20–27
TIJMP
4
E2
4
E2
—
—
—/4
E2
Call
Mnemonic
Direct
Immediate
Extended-indirect
Extended-
indexed
Length
Opcode
Length
Opcode
Length
Opcode
Length
Opcode
ECALL
—
—
—
—
—
—
4
F1
Mnemonic
Direct
Immediate
Indirect
(Note 1)
Indexed
(Note 1)
Length
Opcode
Length
Opcode
Length
Opcode
Length
Opcode
LCALL
—
—
—
—
—
—
3
EF
RET
—
—
—
—
1
F0
—
—
SCALL (Note 3)
—
—
—
—
—
—
2
28–2F
TRAP
1
F7
—
—
—
—
—
—
Table A-8. Instruction Lengths and Hexadecimal Opcodes (Continued)
NOTES:
1.
Indirect normal and indirect autoincrement share the same opcodes, as do short- and long-indexed
modes. Because word registers always have even addresses, the address can be expressed in the
upper seven bits; the least-significant bit determines the addressing mode. Indirect normal and short-
indexed modes make the second byte of the instruction even (LSB = 0). Indirect autoincrement and
long-indexed modes make the second byte odd (LSB = 1).
2.
For indexed instructions, the first column lists instruction lengths as
S
/
L
, where
S
is the short-indexed
instruction length and
L
is the long-indexed instruction length.
3.
For the SCALL and SJMP instructions, the three least-significant bits of the opcode are concatenated
with the eight bits to form an 11-bit, 2’s complement offset.
Содержание 80C196NU
Страница 1: ...8XC196NP 80C196NU Microcontroller User s Manual...
Страница 2: ...8XC196NP 80C196NU Microcontroller User s Manual August 1995 Order Number 272479 002...
Страница 18: ...1 Guide to This Manual...
Страница 19: ......
Страница 31: ......
Страница 32: ...2 Architectural Overview...
Страница 33: ......
Страница 48: ...3 Advanced Math Features...
Страница 49: ......
Страница 56: ...4 Programming Considerations...
Страница 57: ......
Страница 72: ...5 Memory Partitions...
Страница 73: ......
Страница 106: ...6 Standard and PTS Interrupts...
Страница 107: ......
Страница 144: ...7 I O Ports...
Страница 145: ......
Страница 165: ......
Страница 166: ...8 Serial I O SIO Port...
Страница 167: ......
Страница 183: ......
Страница 184: ...9 Pulse width Modulator...
Страница 185: ......
Страница 196: ...10 Event Processor Array EPA...
Страница 197: ......
Страница 225: ......
Страница 226: ...11 Minimum Hardware Considerations...
Страница 227: ......
Страница 239: ......
Страница 240: ...12 Special Operating Modes...
Страница 241: ......
Страница 255: ......
Страница 256: ...13 Interfacing with External Memory...
Страница 257: ......
Страница 303: ......
Страница 304: ...A Instruction Set Reference...
Страница 305: ......
Страница 373: ......
Страница 374: ...B Signal Descriptions...
Страница 375: ......
Страница 390: ...C Registers...
Страница 391: ......
Страница 447: ......
Страница 448: ...Glossary...
Страница 449: ......
Страница 458: ...Index...
Страница 459: ......