DMA Serial Peripheral Interface (DSPI)
31-20
Freescale Semiconductor
31.3.9
DSPI Receive FIFO Registers 0–15 (DSPI_RXFR
n
)
The DSPI_RXFR
n
registers provide visibility into the RX FIFO for debugging purposes. Each register is
an entry in the RX FIFO. The DSPI_RXFR registers are read-only. Reading the DSPI_RXFR
n
registers
does not alter the state of the RX FIFO. The device uses 16 registers to implement the RX FIFO;
DSPI_RXFR0–15 are used.
Address:
0xFC05_C03C (DSPI_TXFR0)
0xFC05_C040 (DSPI_TXFR1)
0xFC05_C044 (DSPI_TXFR2)
0xFC05_C048 (DSPI_TXFR3)
0xFC05_C04C (DSPI_TXFR4)
0xFC05_C050 (DSPI_TXFR5)
0xFC05_C054 (DSPI_TXFR6)
0xFC05_C058 (DSPI_TXFR7)
0xFC05_C05C (DSPI_TXFR8)
0xFC05_C060 (DSPI_TXFR9)
0xFC05_C064 (DSPI_TXFR10)
0xFC05_C068 (DSPI_TXFR11)
0xFC05_C06C (DSPI_TXFR12)
0xFC05_C070 (DSPI_TXFR13)
0xFC05_C074 (DSPI_TXFR14)
0xFC05_C078 (DSPI_TXFR15)
Access: User read-only
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R
TXCMD
TXDATA
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-9. DSPI Transmit FIFO Registers 0–15 (DSPI_TXFR
n
)
Table 31-10. DSPI_TXFR
n
Field Descriptions
Field
Description
31–16
TXCMD
Transmit command. Contains the command that sets the transfer attributes for the SPI data. See
“DSPI Push Transmit FIFO Register (DSPI_PUSHR)
,” for details on the command field.
15–0
TXDATA
Transmit data. Contains the SPI data to be shifted out.
Address:
0xFC05_C07C (DSPI_RXFR0)
0xFC05_C080 (DSPI_RXFR1)
0xFC05_C084 (DSPI_RXFR2)
0xFC05_C088 (DSPI_RXFR3)
0xFC05_C08C (DSPI_RXFR4)
0xFC05_C090 (DSPI_RXFR5)
0xFC05_C094 (DSPI_RXFR6)
0xFC05_C098 (DSPI_RXFR7)
0xFC05_C09C (DSPI_RXFR8)
0xFC05_C0A0 (DSPI_RXFR9)
0xFC05_C0A4 (DSPI_RXFR10)
0xFC05_C0A8 (DSPI_RXFR11)
0xFC05_C0AC (DSPI_RXFR12)
0xFC05_C0B0 (DSPI_RXFR13)
0xFC05_C0B4 (DSPI_RXFR14)
0xFC05_C0B8 (DSPI_RXFR15)
Access: User read-only
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
R 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RXDATA
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 31-10. DSPI Receive FIFO Registers (DSPI_RXFR
n
)
Table 31-11. DSPI_RXFR
n
Field Description
Field
Description
31–16
Reserved, must be cleared.
15–0
RXDATA
Receive data. Contains the received SPI data.
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...