![Freescale Semiconductor MCF54455 Скачать руководство пользователя страница 684](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541684.webp)
Synchronous Serial Interface (SSI)
Freescale Semiconductor
27-17
12
TDE0
Transmit data register empty 0. Similar description as TE1 but pertains to Tx FIFO 0 and it is not necessary to be
in two-channel mode for this bit to be set.
0 Data available for transmission
1 Data needs to be written by the core for transmission
11
ROE1
Receiver overrun error 1. Only valid in two-channel mode. Indicates an overrun error has occurred.
Note:
If Rx FIFO 1 is enabled, the RFF1 flag indicates the FIFO is full.
If Rx FIFO 1 is disabled, the RDR1 flag indicates the SSI_RX1 register is full.
10
ROE0
Receiver overrun error 0. Similar description as ROE1 but pertains to Rx FIFO 0 and it is not necessary to be in
two-channel mode for this bit to be set.
0 No overrun detected
1 Receiver 0 overrun error occurred
9
TUE1
Transmitter underrun error 1. Only valid in two-channel mode. When a transmit underrun error occurs, the previous
data is retransmitted. In network mode, each time slot requires data transmission (unless masked through the
SSI_TMASK register), when the transmitter is enabled.
Table 27-8. SSI_ISR Field Descriptions (continued)
Field
Description
Rx FIFO1
Receiver overrun error 1 interrupt
Required conditions
Trigger
Enabled
• SSI_IER[RIE] set
• SSI_IER[ROE1] set
• SSI_ISR[ROE1] sets
Disabled
Rx FIFO1
ROE1 is set when
all of the following occur
ROE1 is cleared when
any of the following occur
Enabled
• RXSR is full
• Rx FIFO1 is full
• Reading SSI_ISR when ROE1 is
set
• SSI reset
• POR reset
Disabled
• RXSR is full
• SSI_RX1 is full
Tx FIFO1
Transmit underrun error 1 interrupt
Required conditions
Trigger
Enabled
• SSI_IER[TIE] set
• SSI_IER[TUE1] set
• SSI_ISR[TUE1] sets
Disabled
Tx FIFO1
TUE1 is set when
all of the following occur
TUE1 is cleared when
any of the following occur
Enabled
• TXSR is empty
• SSI_ISR[TDE1] set
• Transmit time slot occurs
• Reading SSI_ISR when TUE1 is
set
• SSI reset
• POR reset
Disabled
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...