![Freescale Semiconductor MCF54455 Скачать руководство пользователя страница 682](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541682.webp)
Synchronous Serial Interface (SSI)
Freescale Semiconductor
27-15
27.3.8
SSI Interrupt Status Register (SSI_ISR)
The SSI interrupt status register monitors the SSI. This register is read-only and is used by the processor
to interrogate the status of the SSI module. All receiver-related interrupts are generated only if the receiver
is enabled (SSI_CR[RE] = 1). Likewise, all transmitter-related interrupts are generated only if the
transmitter is enabled (SSI_CR[TE] = 1).
NOTE
Refer to
Section 27.4.5, “Receive Interrupt Enable Bit Description,”
and
Section 27.4.6, “Transmit Interrupt Enable Bit Description,”
for more
details on SSI interrupt generation.
All flags in the SSI_ISR are updated after the first bit of the next SSI word
has completed transmission or reception. Some status bits (ROE0/1 and
TUE0/1) are cleared by reading the SSI_ISR followed by a read or write to
the SSI_RX0/1 or SSI_TX0/1 registers.
Address: 0xFC0B_C014 (SSI_ISR)
Access: User read-only
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
0
0
0
0
0
0
0
0
0
0
0
0
0
CMDAU CMDDU RXT
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R RDR1 RDR0 TDE1 TDE0 ROE1 ROE0 TUE1 TUE0
TFS
RFS
TLS
RLS
RFF1
RFF0
TFE1
TFE0
W
Reset
0
0
1
1
0
0
0
0
0
0
0
0
0
0
1
1
Figure 27-15. SSI Interrupt Status Register (SSI_ISR)
Table 27-8. SSI_ISR Field Descriptions
Field
Description
31–19
Reserved, must be cleared.
18
CMDAU
AC97 command address register updated. This bit causes the command address updated interrupt when the
SSI_IER[CMDAU] bit is set. This status bit is set each time there is a difference in the previous and current value
of the received command address. This bit is cleared upon reading the SSI_ACADD register.
0 No change in SSI_ACADD register
1 SSI_ACADD register updated with different value
17
CMDU
AC97 command data register updated. This bit causes the command data updated interrupt when the
SSI_IER[CMDDU] bit is set. This status bit is set each time there is a difference in the previous and current value
of the received command data. This bit is cleared upon reading the SSI_ACDAT register.
0 No change in SSI_ACDAT register
1 SSI_ACDAT register updated with different value
16
RXT
AC97 receive tag updated. This status bit is set each time there is a difference in the previous and current value
of the received tag. It causes the receive tag interrupt if the SSI_IER[RXT] bit is set. This bit is cleared upon reading
the SSI_ATAG register.
0 No change in SSI_ATAG register
1 SSI_ATAG register updated with different value
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...