![Freescale Semiconductor MCF54455 Скачать руководство пользователя страница 770](http://html1.mh-extra.com/html/freescale-semiconductor/mcf54455/mcf54455_reference-manual_2330541770.webp)
DMA Serial Peripheral Interface (DSPI)
Freescale Semiconductor
31-17
31.3.6
DSPI Push Transmit FIFO Register (DSPI_PUSHR)
The DSPI_PUSHR provides a means to write to the TX FIFO. SPI commands and data written to this
register is transferred to the TX FIFO. See
Section 31.4.2.4, “TX FIFO Buffering Mechanism
,” for more
information. Write accesses of 8- or 16-bits to the DSPI_PUSHR transfer 32 bits to the TX FIFO.
NOTE
Only the TXDATA field is used for DSPI slaves.
28
EOQF_RE
DSPI finished request enable. Enables the DSPI_SR[EOQF] flag to generate an interrupt request.
0 EOQF interrupt requests are disabled
1 EOQF interrupt requests are enabled
27
TFUF_RE
Transmit FIFO underflow request enable. Enables the DSPI_SR[TFUF] flag to generate an interrupt request.
0 TFUF interrupt requests are disabled
1 TFUF interrupt requests are enabled
26
Reserved, must be cleared.
25
TFFF_RE
Transmit FIFO fill request enable. Enables the DSPI_SR[TFFF] flag to generate a request. The TFFF_DIRS bit
selects between generating an interrupt request or a DMA requests.
0 TFFF interrupt or DMA requests are disabled
1 TFFF interrupt or DMA requests are enabled
24
TFFF_DIRS
Transmit FIFO fill DMA or interrupt request select. Selects between generating a DMA request or an interrupt
request. When the DSPI_SR[TFFF] flag bit and the DSPI_RSER[TFFF_RE] bit are set, this bit selects between
generating an interrupt request or a DMA request.
0 TFFF flag generates interrupt requests
1 TFFF flag generates DMA requests
23–20
Reserved, must be cleared.
19
RFOF_RE
Receive FIFO overflow request enable. Enables the DSPI_SR[RFOF] flag to generate an interrupt request.
0 RFOF interrupt requests are disabled
1 RFOF interrupt requests are enabled
18
Reserved, must be cleared.
17
RFDF_RE
Receive FIFO drain request enable. Enables the DSPI_SR[RFDF] flag to generate a request. The RFDF_DIRS bit
selects between generating an interrupt request or a DMA request.
0 RFDF interrupt or DMA requests are disabled
1 RFDF interrupt or DMA requests are enabled
16
RFDF_DIRS
Receive FIFO drain DMA or interrupt request select. Selects between generating a DMA request or an interrupt
request. When the DSPI_SR[RFDF] flag bit and the DSPI_RSER[RFDF_RE] bit are set, the RFDF_DIRS bit selects
between generating an interrupt request or a DMA request.
0 RFDF flag generates interrupt requests
1 RFDF flag generates DMA requests
15–0
Reserved, must be cleared.
Table 31-7. DSPI_RSER Field Descriptions (continued)
Field
Description
Содержание MCF54455
Страница 33: ...xxviii Freescale Semiconductor ...
Страница 67: ...Freescale Semiconductor 1 ...
Страница 125: ...Freescale Semiconductor 1 ...
Страница 145: ...Enhanced Multiply Accumulate Unit EMAC 5 21 Freescale Semiconductor ...
Страница 173: ...Cache 6 28 Freescale Semiconductor ...
Страница 179: ...Static RAM SRAM 7 6 Freescale Semiconductor ...
Страница 207: ...Power Management 9 16 Freescale Semiconductor ...
Страница 323: ...Reset Controller Module 13 8 Freescale Semiconductor ...
Страница 389: ...Pin Multiplexing and Control 16 44 Freescale Semiconductor ...
Страница 575: ...PCI Bus Controller 22 58 Freescale Semiconductor ...
Страница 600: ...Advanced Technology Attachment ATA Freescale Semiconductor 23 25 ...
Страница 601: ...Freescale Semiconductor 1 ...
Страница 842: ...I2 C Interface Freescale Semiconductor 33 16 ...
Страница 843: ...Freescale Semiconductor 1 ...
Страница 921: ...Revision History A 6 Freescale Semiconductor ...